2 * Copyright (c) 2008 Nuovation System Designs, LLC
3 * Grant Erickson <gerickson@nuovations.com>
5 * (C) Copyright 2007-2008
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 * SPDX-License-Identifier: GPL-2.0+
11 /************************************************************************
12 * makalu.h - configuration for AMCC Makalu (405EX)
13 ***********************************************************************/
18 /*-----------------------------------------------------------------------
19 * High Level Configuration Options
20 *----------------------------------------------------------------------*/
21 #define CONFIG_MAKALU 1 /* Board is Makalu */
22 #define CONFIG_4xx 1 /* ... PPC4xx family */
23 #define CONFIG_405EX 1 /* Specifc 405EX support*/
24 #define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
26 #define CONFIG_SYS_TEXT_BASE 0xFFFA0000
29 * Include common defines/options for all AMCC eval boards
31 #define CONFIG_HOSTNAME makalu
32 #define CONFIG_ADDMISC "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0"
33 #include "amcc-common.h"
35 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
36 #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
38 /*-----------------------------------------------------------------------
39 * Base addresses -- Note these are effective addresses where the
40 * actual resources get mapped (not physical addresses)
41 *----------------------------------------------------------------------*/
42 #define CONFIG_SYS_FLASH_BASE 0xFC000000
43 #define CONFIG_SYS_FPGA_BASE 0xF0000000
45 /*-----------------------------------------------------------------------
46 * Initial RAM & Stack Pointer Configuration Options
48 * There are traditionally three options for the primordial
49 * (i.e. initial) stack usage on the 405-series:
51 * 1) On-chip Memory (OCM) (i.e. SRAM)
55 * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
56 * the latter of which is less than desireable since it requires
57 * setting up the SDRAM and ECC in assembly code.
59 * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
60 * select on the External Bus Controller (EBC) and then select a
61 * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
62 * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
63 * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
64 * physical SDRAM to use (3).
65 *-----------------------------------------------------------------------*/
67 #define CONFIG_SYS_INIT_DCACHE_CS 4
69 #if defined(CONFIG_SYS_INIT_DCACHE_CS)
70 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
72 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
73 #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
75 #define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) /* 4 KiB */
76 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
79 * If the data cache is being used for the primordial stack and global
80 * data area, the POST word must be placed somewhere else. The General
81 * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
82 * its compare and mask register contents across reset, so it is used
86 #if defined(CONFIG_SYS_INIT_DCACHE_CS)
87 # define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
88 # define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
90 # define CONFIG_SYS_INIT_EXTRA_SIZE 16
91 # define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
92 # define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
93 #endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
95 /*-----------------------------------------------------------------------
97 *----------------------------------------------------------------------*/
98 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
99 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no ext. clk */
101 /*-----------------------------------------------------------------------
103 *----------------------------------------------------------------------*/
104 #define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
106 /*-----------------------------------------------------------------------
108 *----------------------------------------------------------------------*/
109 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
110 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
112 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
113 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
114 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
116 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
117 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
119 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
120 #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
122 #ifdef CONFIG_ENV_IS_IN_FLASH
123 #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
124 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
125 #define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
127 /* Address and size of Redundant Environment Sector */
128 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
129 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
130 #endif /* CONFIG_ENV_IS_IN_FLASH */
132 /*-----------------------------------------------------------------------
134 *----------------------------------------------------------------------*/
135 #define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
137 #define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
138 #define CONFIG_SYS_SDRAM0_MB1CF_BASE ((128 << 20) + CONFIG_SYS_SDRAM_BASE)
140 /* DDR1/2 SDRAM Device Control Register Data Values */
141 #define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
142 SDRAM_RXBAS_SDSZ_128MB | \
143 SDRAM_RXBAS_SDAM_MODE2 | \
144 SDRAM_RXBAS_SDBE_ENABLE)
145 #define CONFIG_SYS_SDRAM0_MB1CF ((CONFIG_SYS_SDRAM0_MB1CF_BASE >> 3) | \
146 SDRAM_RXBAS_SDSZ_128MB | \
147 SDRAM_RXBAS_SDAM_MODE2 | \
148 SDRAM_RXBAS_SDBE_ENABLE)
149 #define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
150 #define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
151 #define CONFIG_SYS_SDRAM0_MCOPT1 0x04322000
152 #define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
153 #define CONFIG_SYS_SDRAM0_MODT0 0x01800000
154 #define CONFIG_SYS_SDRAM0_MODT1 0x00000000
155 #define CONFIG_SYS_SDRAM0_CODT 0x0080f837
156 #define CONFIG_SYS_SDRAM0_RTR 0x06180000
157 #define CONFIG_SYS_SDRAM0_INITPLR0 0xa8380000
158 #define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
159 #define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
160 #define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
161 #define CONFIG_SYS_SDRAM0_INITPLR4 0x81010404
162 #define CONFIG_SYS_SDRAM0_INITPLR5 0x81000542
163 #define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
164 #define CONFIG_SYS_SDRAM0_INITPLR7 0x8D080000
165 #define CONFIG_SYS_SDRAM0_INITPLR8 0x8D080000
166 #define CONFIG_SYS_SDRAM0_INITPLR9 0x8D080000
167 #define CONFIG_SYS_SDRAM0_INITPLR10 0x8D080000
168 #define CONFIG_SYS_SDRAM0_INITPLR11 0x81000442
169 #define CONFIG_SYS_SDRAM0_INITPLR12 0x81010780
170 #define CONFIG_SYS_SDRAM0_INITPLR13 0x81010400
171 #define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
172 #define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
173 #define CONFIG_SYS_SDRAM0_RQDC 0x80000038
174 #define CONFIG_SYS_SDRAM0_RFDC 0x00000209
175 #define CONFIG_SYS_SDRAM0_RDCC 0x40000000
176 #define CONFIG_SYS_SDRAM0_DLCR 0x030000a5
177 #define CONFIG_SYS_SDRAM0_CLKTR 0x80000000
178 #define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
179 #define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
180 #define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
181 #define CONFIG_SYS_SDRAM0_SDTR3 0x080b0d1a
182 #define CONFIG_SYS_SDRAM0_MMODE 0x00000442
183 #define CONFIG_SYS_SDRAM0_MEMODE 0x00000404
185 /*-----------------------------------------------------------------------
187 *----------------------------------------------------------------------*/
188 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
190 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
191 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
192 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
194 /* Standard DTT sensor configuration */
195 #define CONFIG_DTT_DS1775 1
196 #define CONFIG_DTT_SENSORS { 0 }
197 #define CONFIG_SYS_I2C_DTT_ADDR 0x48
199 /* RTC configuration */
200 #define CONFIG_RTC_X1205 1
201 #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
203 /*-----------------------------------------------------------------------
205 *----------------------------------------------------------------------*/
206 #define CONFIG_M88E1111_PHY 1
207 #define CONFIG_IBM_EMAC4_V4 1
208 #define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
209 #define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
211 #define CONFIG_PHY_RESET 1 /* reset phy upon startup */
212 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
214 #define CONFIG_HAS_ETH0 1
216 #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
217 #define CONFIG_PHY1_ADDR 0
220 * Default environment variables
222 #define CONFIG_EXTRA_ENV_SETTINGS \
223 CONFIG_AMCC_DEF_ENV \
224 CONFIG_AMCC_DEF_ENV_POWERPC \
225 CONFIG_AMCC_DEF_ENV_PPC_OLD \
226 CONFIG_AMCC_DEF_ENV_NOR_UPD \
227 "kernel_addr=fc000000\0" \
228 "fdt_addr=fc1e0000\0" \
229 "ramdisk_addr=fc200000\0" \
230 "pciconfighost=1\0" \
231 "pcie_mode=RP:RP\0" \
235 * Commands additional to the ones defined in amcc-common.h
237 #define CONFIG_CMD_DATE
238 #define CONFIG_CMD_DTT
239 #define CONFIG_CMD_PCI
240 #define CONFIG_CMD_SNTP
243 #define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
244 CONFIG_SYS_POST_CPU | \
245 CONFIG_SYS_POST_ETHER | \
246 CONFIG_SYS_POST_I2C | \
247 CONFIG_SYS_POST_MEMORY | \
248 CONFIG_SYS_POST_UART)
250 /* Define here the base-addresses of the UARTs to test in POST */
251 #define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
252 CONFIG_SYS_NS16550_COM2 }
254 #define CONFIG_LOGBUFFER
255 #define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
257 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
259 /*-----------------------------------------------------------------------
261 *----------------------------------------------------------------------*/
262 #define CONFIG_PCI /* include pci support */
263 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
264 #define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
265 #define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
266 #define CONFIG_PCI_CONFIG_HOST_BRIDGE
268 /*-----------------------------------------------------------------------
270 *----------------------------------------------------------------------*/
271 #define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
272 #define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
274 #define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
275 #define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
276 #define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
278 #define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
279 #define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
280 #define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
282 #define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
283 #define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
285 /* base address of inbound PCIe window */
286 #define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
288 /*-----------------------------------------------------------------------
289 * External Bus Controller (EBC) Setup
290 *----------------------------------------------------------------------*/
291 /* Memory Bank 0 (NOR-FLASH) initialization */
292 #define CONFIG_SYS_EBC_PB0AP 0x08033700
293 #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
295 /* Memory Bank 2 (CPLD) initialization */
296 #define CONFIG_SYS_EBC_PB2AP 0x9400C800
297 #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
299 #define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
301 /*-----------------------------------------------------------------------
303 *----------------------------------------------------------------------*/
304 #define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
307 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
308 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
309 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
310 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
311 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
312 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
313 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
314 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
315 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
316 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
317 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
318 {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
319 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
320 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
321 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
322 {GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
323 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
324 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
325 {GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
326 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
327 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
328 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
329 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
330 {GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
331 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
332 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
333 {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
334 {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
335 {GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
336 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
337 {GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
338 {GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
342 #define CONFIG_SYS_GPIO_PCIE_RST 23
343 #define CONFIG_SYS_GPIO_PCIE_CLKREQ 27
344 #define CONFIG_SYS_GPIO_PCIE_WAKE 28
346 #endif /* __CONFIG_H */