]> git.sur5r.net Git - u-boot/blob - include/configs/mgcoge.h
keymile: Fix Coding style issues for keymile boards.
[u-boot] / include / configs / mgcoge.h
1 /*
2  * (C) Copyright 2007
3  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4  *
5  * See file CREDITS for list of people who contributed to this
6  * project.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation; either version 2 of
11  * the License, or (at your option) any later version.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  */
23
24 #ifndef __CONFIG_H
25 #define __CONFIG_H
26
27 /*
28  * High Level Configuration Options
29  * (easy to change)
30  */
31
32 #define CONFIG_MPC8247
33 #define CONFIG_MGCOGE
34 #define CONFIG_HOSTNAME         mgcoge
35
36 #define CONFIG_SYS_TEXT_BASE    0xFE000000
37
38 /* include common defines/options for all Keymile boards */
39 #include "keymile-common.h"
40
41 /*
42  * Select serial console configuration
43  *
44  * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
45  * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
46  * for SCC).
47  */
48 #define CONFIG_CONS_ON_SMC              /* Console is on SMC         */
49 #undef  CONFIG_CONS_ON_SCC              /* It's not on SCC           */
50 #undef  CONFIG_CONS_NONE                /* It's not on external UART */
51 #define CONFIG_CONS_INDEX       2       /* SMC2 is used for console  */
52 #define CONFIG_SYS_SMC_RXBUFLEN 128
53 #define CONFIG_SYS_MAXIDLE      10
54
55 /*
56  * Select ethernet configuration
57  *
58  * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
59  * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
60  * SCC, 1-3 for FCC)
61  *
62  * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
63  * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
64  * must be unset.
65  */
66 #define CONFIG_ETHER_ON_SCC             /* Ethernet is on SCC */
67 #undef  CONFIG_ETHER_ON_FCC             /* Ethernet is not on FCC     */
68 #undef  CONFIG_ETHER_NONE               /* No external Ethernet   */
69 #define CONFIG_NET_MULTI
70
71 #define CONFIG_ETHER_INDEX      4
72 #define CONFIG_HAS_ETH0
73 #define CONFIG_SYS_SCC_TOUT_LOOP        10000000
74
75 # define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
76
77 #ifndef CONFIG_8260_CLKIN
78 #define CONFIG_8260_CLKIN       66000000        /* in Hz */
79 #endif
80
81 #define BOOTFLASH_START FE000000
82 #define CONFIG_PRAM     512     /* protected RAM [KBytes] */
83
84 #define MTDIDS_DEFAULT          "nor0=boot,nor1=app"
85 #define MTDPARTS_DEFAULT        \
86         "mtdparts=boot:384k(u-boot),128k(env),128k(envred),3456k(free);" \
87         "app:3m(esw0),10m(rootfs0),3m(esw1),10m(rootfs1),1m(var),5m(cfg)"
88
89 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
90 #define CONFIG_KM_DEF_ENV "km-common=empty\0"
91 #endif
92 /*
93  * Default environment settings
94  */
95 #define CONFIG_EXTRA_ENV_SETTINGS       \
96         CONFIG_KM_DEF_ENV                                               \
97         "rootpath=/opt/eldk/ppc_82xx\0"                                 \
98         "addcon=setenv bootargs ${bootargs} "                           \
99                 "console=ttyCPM0,${baudrate}\0"                         \
100         "mtdids=nor0=boot,nor1=app \0"                                  \
101         "partition=nor1,5 \0"                                           \
102         "new_env=prot off FE060000 FE09FFFF; era FE060000 FE09FFFF \0"  \
103         "EEprom_ivm=pca9544a:70:4 \0"                                   \
104         "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0"                       \
105         "unlock=yes\0"                                                  \
106         ""
107
108 #define CONFIG_SYS_SDRAM_BASE           0x00000000
109 #define CONFIG_SYS_FLASH_BASE           0xFE000000
110 #define CONFIG_SYS_FLASH_SIZE           32
111 #define CONFIG_SYS_FLASH_CFI
112 #define CONFIG_FLASH_CFI_DRIVER
113 #define CONFIG_SYS_MAX_FLASH_BANKS      3
114 /* max num of sects on one chip */
115 #define CONFIG_SYS_MAX_FLASH_SECT       512
116
117 #define CONFIG_SYS_FLASH_BASE_1 0x50000000
118 #define CONFIG_SYS_FLASH_SIZE_1 32
119 #define CONFIG_SYS_FLASH_BASE_2 0x52000000
120 #define CONFIG_SYS_FLASH_SIZE_2 32
121
122 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
123                                         CONFIG_SYS_FLASH_BASE_1, \
124                                         CONFIG_SYS_FLASH_BASE_2 }
125
126 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
127 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
128 #define CONFIG_SYS_RAMBOOT
129 #endif
130
131 #define CONFIG_SYS_MONITOR_LEN          (384 << 10)
132
133 #define CONFIG_ENV_IS_IN_FLASH
134
135 #ifdef CONFIG_ENV_IS_IN_FLASH
136 #define CONFIG_ENV_SECT_SIZE    0x20000
137 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
138                                 CONFIG_SYS_MONITOR_LEN)
139 #define CONFIG_ENV_OFFSET       CONFIG_SYS_MONITOR_LEN
140
141 /* Address and size of Redundant Environment Sector     */
142 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + \
143                                         CONFIG_ENV_SECT_SIZE)
144 #define CONFIG_ENV_SIZE_REDUND          (CONFIG_ENV_SIZE)
145 #endif /* CONFIG_ENV_IS_IN_FLASH */
146 #define CONFIG_ENV_BUFFER_PRINT
147
148 /* enable I2C and select the hardware/software driver */
149 #undef  CONFIG_HARD_I2C                 /* I2C with hardware support    */
150 #define CONFIG_SOFT_I2C                 /* I2C bit-banged               */
151 #define CONFIG_SYS_I2C_SPEED            50000   /* I2C speed and slave address  */
152 #define CONFIG_SYS_I2C_SLAVE            0x7F
153
154 /*
155  * Software (bit-bang) I2C driver configuration
156  */
157
158 #define I2C_PORT        3               /* Port A=0, B=1, C=2, D=3 */
159 #define I2C_ACTIVE      (iop->pdir |=  0x00010000)
160 #define I2C_TRISTATE    (iop->pdir &= ~0x00010000)
161 #define I2C_READ        ((iop->pdat & 0x00010000) != 0)
162 #define I2C_SDA(bit)    do { \
163                                 if (bit) \
164                                         iop->pdat |=  0x00010000; \
165                                 else \
166                                         iop->pdat &= ~0x00010000; \
167                         } while (0)
168 #define I2C_SCL(bit)    do { \
169                                 if (bit) \
170                                         iop->pdat |=  0x00020000; \
171                                 else \
172                                         iop->pdat &= ~0x00020000; \
173                         } while (0)
174 #define I2C_DELAY       udelay(5)       /* 1/4 I2C clock duration */
175
176 /* I2C SYSMON (LM75, AD7414 is almost compatible) */
177 #define CONFIG_DTT_LM75         /* ON Semi's LM75 */
178 #define CONFIG_DTT_SENSORS      {0}     /* Sensor addresses */
179 #define CONFIG_SYS_DTT_MAX_TEMP 70
180 #define CONFIG_SYS_DTT_LOW_TEMP -30
181 #define CONFIG_SYS_DTT_HYSTERESIS       3
182 #define CONFIG_SYS_DTT_BUS_NUM          (CONFIG_SYS_MAX_I2C_BUS)
183
184 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
185
186 #define CONFIG_SYS_IMMR         0xF0000000
187
188 #define CONFIG_SYS_INIT_RAM_ADDR        CONFIG_SYS_IMMR
189 #define CONFIG_SYS_INIT_RAM_SIZE        0x2000
190 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
191                                         GENERATED_GBL_DATA_SIZE)
192 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
193
194 /* Hard reset configuration word */
195 #define CONFIG_SYS_HRCW_MASTER          0x0604b211
196
197 /* No slaves */
198 #define CONFIG_SYS_HRCW_SLAVE1          0
199 #define CONFIG_SYS_HRCW_SLAVE2          0
200 #define CONFIG_SYS_HRCW_SLAVE3          0
201 #define CONFIG_SYS_HRCW_SLAVE4          0
202 #define CONFIG_SYS_HRCW_SLAVE5          0
203 #define CONFIG_SYS_HRCW_SLAVE6          0
204 #define CONFIG_SYS_HRCW_SLAVE7          0
205
206 #define CONFIG_SYS_BOOTMAPSZ            (8 << 20)
207
208 #define CONFIG_SYS_CACHELINE_SIZE       32      /* For MPC8260 CPUs */
209 #if defined(CONFIG_CMD_KGDB)
210 #  define CONFIG_SYS_CACHELINE_SHIFT    5 /* log base 2 of the above value */
211 #endif
212
213 #define CONFIG_SYS_HID0_INIT            0
214 #define CONFIG_SYS_HID0_FINAL           (HID0_ICE | HID0_IFEM | HID0_ABE)
215
216 #define CONFIG_SYS_HID2         0
217
218 #define CONFIG_SYS_SIUMCR               0x4020c200
219 #define CONFIG_SYS_SYPCR                0xFFFFFFC3
220 #define CONFIG_SYS_BCR                  0x10000000
221 #define CONFIG_SYS_SCCR         (SCCR_PCI_MODE | SCCR_PCI_MODCK)
222
223 /*
224  *-----------------------------------------------------------------------
225  * RMR - Reset Mode Register                                     5-5
226  *-----------------------------------------------------------------------
227  * turn on Checkstop Reset Enable
228  */
229 #define CONFIG_SYS_RMR         0
230
231 /*
232  *-----------------------------------------------------------------------
233  * TMCNTSC - Time Counter Status and Control                     4-40
234  *-----------------------------------------------------------------------
235  * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
236  * and enable Time Counter
237  */
238 #define CONFIG_SYS_TMCNTSC     (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
239
240 /*
241  *-----------------------------------------------------------------------
242  * PISCR - Periodic Interrupt Status and Control                 4-42
243  *-----------------------------------------------------------------------
244  * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
245  * Periodic timer
246  */
247 #define CONFIG_SYS_PISCR       (PISCR_PS|PISCR_PTF|PISCR_PTE)
248
249 /*
250  *-----------------------------------------------------------------------
251  * RCCR - RISC Controller Configuration                         13-7
252  *-----------------------------------------------------------------------
253  */
254 #define CONFIG_SYS_RCCR        0
255
256 /*
257  * Init Memory Controller:
258  *
259  * Bank Bus     Machine PortSz  Device
260  * ---- ---     ------- ------  ------
261  *  0   60x     GPCM     8 bit  FLASH
262  *  1   60x     SDRAM   32 bit  SDRAM
263  *  3   60x     GPCM     8 bit  GPIO/PIGGY
264  *  5   60x     GPCM    16 bit  CFG-Flash
265  *
266  */
267 /* Bank 0 - FLASH
268  */
269 #define CONFIG_SYS_BR0_PRELIM  ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK)    |\
270                          BRx_PS_8                       |\
271                          BRx_MS_GPCM_P                  |\
272                          BRx_V)
273
274 #define CONFIG_SYS_OR0_PRELIM  (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE)        |\
275                          ORxG_CSNT                      |\
276                          ORxG_ACS_DIV2                  |\
277                          ORxG_SCY_5_CLK                 |\
278                          ORxG_TRLX )
279
280
281 /*
282  * Bank 1 - 60x bus SDRAM
283  */
284 #define SDRAM_MAX_SIZE  0x08000000      /* max. 128 MB          */
285 #define CONFIG_SYS_GLOBAL_SDRAM_LIMIT   (256 << 20)
286
287 #define CONFIG_SYS_MPTPR       0x1800
288
289 /*
290  *-----------------------------------------------------------------------------
291  * Address for Mode Register Set (MRS) command
292  *-----------------------------------------------------------------------------
293  */
294 #define CONFIG_SYS_MRS_OFFS     0x00000110
295 #define CONFIG_SYS_PSRT        0x0e
296
297 #define CONFIG_SYS_BR1_PRELIM  ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK)  |\
298                          BRx_PS_64                      |\
299                          BRx_MS_SDRAM_P                 |\
300                          BRx_V)
301
302 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_OR1
303
304 /*
305  * SDRAM initialization values
306  */
307
308 #define CONFIG_SYS_OR1    ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
309                          ORxS_BPD_8                     |\
310                          ORxS_ROWST_PBI0_A7             |\
311                          ORxS_NUMR_13)
312
313 #define CONFIG_SYS_PSDMR  (PSDMR_SDAM_A14_IS_A5 |\
314                          PSDMR_BSMA_A14_A16           |\
315                          PSDMR_SDA10_PBI0_A9            |\
316                          PSDMR_RFRC_5_CLK               |\
317                          PSDMR_PRETOACT_2W              |\
318                          PSDMR_ACTTORW_2W               |\
319                          PSDMR_LDOTOPRE_1C              |\
320                          PSDMR_WRC_1C                   |\
321                          PSDMR_CL_2)
322
323 /*
324  * GPIO/PIGGY on CS3 initialization values
325  */
326 #define CONFIG_SYS_PIGGY_BASE   0x30000000
327 #define CONFIG_SYS_PIGGY_SIZE   128
328
329 #define CONFIG_SYS_BR3_PRELIM   ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
330                          BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
331
332 #define CONFIG_SYS_OR3_PRELIM   (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
333                          ORxG_CSNT | ORxG_ACS_DIV2 |\
334                          ORxG_SCY_3_CLK | ORxG_TRLX )
335
336 /*
337  * Board FPGA on CS4 initialization values
338  */
339 #define CONFIG_SYS_FPGA_BASE    0x40000000
340 #define CONFIG_SYS_FPGA_SIZE    1 /*1KB*/
341
342 #define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
343                         BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
344
345 #define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
346                          ORxG_CSNT | ORxG_ACS_DIV2 |\
347                          ORxG_SCY_3_CLK | ORxG_TRLX )
348
349 /*
350  * CFG-Flash on CS5 initialization values
351  */
352 #define CONFIG_SYS_BR5_PRELIM   ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
353                          BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
354
355 #define CONFIG_SYS_OR5_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1 + \
356                                  CONFIG_SYS_FLASH_SIZE_2) |\
357                                  ORxG_CSNT | ORxG_ACS_DIV2 |\
358                                  ORxG_SCY_5_CLK | ORxG_TRLX )
359
360 #define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC     /* "bad" address */
361
362 /* pass open firmware flat tree */
363 #define CONFIG_FIT
364 #define CONFIG_OF_LIBFDT
365 #define CONFIG_OF_BOARD_SETUP
366
367 #define OF_TBCLK                (bd->bi_busfreq / 4)
368 #define OF_STDOUT_PATH          "/soc/cpm/serial@11a90"
369
370 /* enable last_stage_init */
371 #define CONFIG_LAST_STAGE_INIT          1
372 /* bfticu address */
373 #define CONFIG_SYS_BFTICU_BASE          0x40000000
374
375 #endif /* __CONFIG_H */