2 * Copyright (C) 2008, Guennadi Liakhovetski <lg@denx.de>
4 * Configuration settings for the MX31ADS Freescale board.
6 * SPDX-License-Identifier: GPL-2.0+
12 #include <asm/arch/imx-regs.h>
14 /* High Level Configuration Options */
15 #define CONFIG_MX31 1 /* This is a mx31 */
17 #define CONFIG_MACH_TYPE MACH_TYPE_MX31ADS
19 #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
20 #define CONFIG_SETUP_MEMORY_TAGS 1
21 #define CONFIG_INITRD_TAG 1
24 * Size of malloc() pool
26 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128 * 1024)
32 #define CONFIG_MXC_UART
33 #define CONFIG_MXC_UART_BASE UART1_BASE
35 #define CONFIG_HARD_SPI 1
36 #define CONFIG_DEFAULT_SPI_BUS 1
37 #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
41 #define CONFIG_POWER_SPI
42 #define CONFIG_POWER_FSL
43 #define CONFIG_FSL_PMIC_BUS 1
44 #define CONFIG_FSL_PMIC_CS 0
45 #define CONFIG_FSL_PMIC_CLK 1000000
46 #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
47 #define CONFIG_FSL_PMIC_BITLEN 32
48 #define CONFIG_RTC_MC13XXX
50 /* allow to overwrite serial and ethaddr */
51 #define CONFIG_ENV_OVERWRITE
53 #define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
55 #define CONFIG_EXTRA_ENV_SETTINGS \
57 "uboot_addr=0xa0000000\0" \
58 "uboot=mx31ads/u-boot.bin\0" \
59 "kernel=mx31ads/uImage\0" \
60 "nfsroot=/opt/eldk/arm\0" \
61 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
62 "bootargs_nfs=setenv bootargs ${bootargs} root=/dev/nfs " \
63 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
64 "bootcmd=run bootcmd_net\0" \
65 "bootcmd_net=run bootargs_base bootargs_nfs; " \
66 "tftpboot ${loadaddr} ${kernel}; bootm\0" \
67 "prg_uboot=tftpboot ${loadaddr} ${uboot}; " \
68 "protect off ${uboot_addr} 0xa003ffff; " \
69 "erase ${uboot_addr} 0xa003ffff; " \
70 "cp.b ${loadaddr} ${uboot_addr} ${filesize}; " \
71 "setenv filesize; saveenv\0"
74 #define CONFIG_CS8900_BASE 0xb4020300
75 #define CONFIG_CS8900_BUS16 1 /* follow the Linux driver */
78 * The MX31ADS board seems to have a hardware "peculiarity" confirmed under
79 * U-Boot, RedBoot and Linux: the ethernet Rx signal is reaching the CS8900A
80 * controller inverted. The controller is capable of detecting and correcting
81 * this, but it needs 4 network packets for that. Which means, at startup, you
82 * will not receive answers to the first 4 packest, unless there have been some
83 * broadcasts on the network, or your board is on a hub. Reducing the ARP
84 * timeout from default 5 seconds to 200ms we speed up the initial TFTP
85 * transfer, should the user wish one, significantly.
87 #define CONFIG_ARP_TIMEOUT 200UL
90 * Miscellaneous configurable options
93 #define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
94 #define CONFIG_SYS_MEMTEST_END 0x10000
96 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
98 /*-----------------------------------------------------------------------
101 #define CONFIG_NR_DRAM_BANKS 1
102 #define PHYS_SDRAM_1 CSD0_BASE
103 #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
105 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
106 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
107 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
108 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
109 GENERATED_GBL_DATA_SIZE)
110 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
111 CONFIG_SYS_GBL_DATA_OFFSET)
113 /*-----------------------------------------------------------------------
114 * FLASH and environment organization
116 #define CONFIG_SYS_FLASH_BASE CS0_BASE
117 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
118 #define CONFIG_SYS_MAX_FLASH_SECT 262 /* max number of sectors on one chip */
119 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE /* Monitor at beginning of flash */
120 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256KiB */
122 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
123 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
124 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
126 /* Address and size of Redundant Environment Sector */
127 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
128 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
130 /*-----------------------------------------------------------------------
131 * CFI FLASH driver setup
133 #define CONFIG_SYS_FLASH_CFI 1 /* Flash memory is CFI compliant */
134 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use drivers/cfi_flash.c */
135 #define CONFIG_FLASH_SPANSION_S29WS_N 1 /* A non-standard buffered write algorithm */
136 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* Use buffered writes (~10x faster) */
137 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use hardware sector protection */
142 #define CONFIG_JFFS2_DEV "nor0"
144 #endif /* __CONFIG_H */