]> git.sur5r.net Git - u-boot/blob - include/configs/mx31pdk.h
Merge git://git.denx.de/u-boot-fsl-qoriq
[u-boot] / include / configs / mx31pdk.h
1 /*
2  * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3  *
4  * (C) Copyright 2004
5  * Texas Instruments.
6  * Richard Woodruff <r-woodruff2@ti.com>
7  * Kshitij Gupta <kshitij@ti.com>
8  *
9  * Configuration settings for the Freescale i.MX31 PDK board.
10  *
11  * SPDX-License-Identifier:     GPL-2.0+
12  */
13
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 #include <asm/arch/imx-regs.h>
18
19 /* High Level Configuration Options */
20 #define CONFIG_MX31                     /* This is a mx31 */
21
22 #define CONFIG_CMDLINE_TAG                      /* enable passing of ATAGs */
23 #define CONFIG_SETUP_MEMORY_TAGS
24 #define CONFIG_INITRD_TAG
25
26 #define CONFIG_MACH_TYPE        MACH_TYPE_MX31_3DS
27
28 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
29 #define CONFIG_SPL_MAX_SIZE     2048
30
31 #define CONFIG_SPL_TEXT_BASE    0x87dc0000
32
33 #ifndef CONFIG_SPL_BUILD
34 #define CONFIG_SKIP_LOWLEVEL_INIT
35 #endif
36
37 /*
38  * Size of malloc() pool
39  */
40 #define CONFIG_SYS_MALLOC_LEN           (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
41
42 /*
43  * Hardware drivers
44  */
45
46 #define CONFIG_MXC_UART
47 #define CONFIG_MXC_UART_BASE    UART1_BASE
48
49 #define CONFIG_HARD_SPI
50 #define CONFIG_MXC_SPI
51 #define CONFIG_DEFAULT_SPI_BUS  1
52 #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
53
54 /* PMIC Controller */
55 #define CONFIG_POWER
56 #define CONFIG_POWER_SPI
57 #define CONFIG_POWER_FSL
58 #define CONFIG_FSL_PMIC_BUS     1
59 #define CONFIG_FSL_PMIC_CS      2
60 #define CONFIG_FSL_PMIC_CLK     1000000
61 #define CONFIG_FSL_PMIC_MODE    (SPI_MODE_0 | SPI_CS_HIGH)
62 #define CONFIG_FSL_PMIC_BITLEN  32
63 #define CONFIG_RTC_MC13XXX
64
65 /* allow to overwrite serial and ethaddr */
66 #define CONFIG_ENV_OVERWRITE
67 #define CONFIG_CONS_INDEX               1
68
69 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
70         "bootargs_base=setenv bootargs console=ttymxc0,115200\0"        \
71         "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs "       \
72                 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0"     \
73         "bootcmd=run bootcmd_net\0"                                     \
74         "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; "     \
75                 "tftpboot 0x81000000 uImage-mx31; bootm\0"              \
76         "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; "           \
77                 "nand erase 0x0 0x40000; "                              \
78                 "nand write 0x81000000 0x0 0x40000\0"
79
80 /*
81  * Miscellaneous configurable options
82  */
83 #define CONFIG_SYS_LONGHELP     /* undef to save memory */
84
85 /* memtest works on */
86 #define CONFIG_SYS_MEMTEST_START        0x80000000
87 #define CONFIG_SYS_MEMTEST_END          0x80010000
88
89 /* default load address */
90 #define CONFIG_SYS_LOAD_ADDR            0x81000000
91
92 #define CONFIG_CMDLINE_EDITING
93
94 /*-----------------------------------------------------------------------
95  * Physical Memory Map
96  */
97 #define CONFIG_NR_DRAM_BANKS    1
98 #define PHYS_SDRAM_1            CSD0_BASE
99 #define PHYS_SDRAM_1_SIZE       (128 * 1024 * 1024)
100
101 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
102 #define CONFIG_SYS_INIT_RAM_ADDR        IRAM_BASE_ADDR
103 #define CONFIG_SYS_INIT_RAM_SIZE        IRAM_SIZE
104 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
105                                                 GENERATED_GBL_DATA_SIZE)
106 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
107                                                 CONFIG_SYS_INIT_RAM_SIZE)
108
109 /*
110  * environment organization
111  */
112 #define CONFIG_ENV_OFFSET               0x40000
113 #define CONFIG_ENV_OFFSET_REDUND        0x60000
114 #define CONFIG_ENV_SIZE                 (128 * 1024)
115
116 /*
117  * NAND driver
118  */
119 #define CONFIG_MXC_NAND_REGS_BASE      NFC_BASE_ADDR
120 #define CONFIG_SYS_MAX_NAND_DEVICE     1
121 #define CONFIG_SYS_NAND_BASE           NFC_BASE_ADDR
122 #define CONFIG_MXC_NAND_HWECC
123 #define CONFIG_SYS_NAND_LARGEPAGE
124
125 /* NAND configuration for the NAND_SPL */
126
127 /* Start copying real U-Boot from the second page */
128 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
129 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x3f800
130 /* Load U-Boot to this address */
131 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
132 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
133
134 #define CONFIG_SYS_NAND_PAGE_SIZE       0x800
135 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
136 #define CONFIG_SYS_NAND_PAGE_COUNT      64
137 #define CONFIG_SYS_NAND_SIZE            (256 * 1024 * 1024)
138 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
139
140 /* Configuration of lowlevel_init.S (clocks and SDRAM) */
141 #define CCM_CCMR_SETUP          0x074B0BF5
142 #define CCM_PDR0_SETUP_532MHZ   (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
143                                  PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) |    \
144                                  PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) |    \
145                                  PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
146 #define CCM_MPCTL_SETUP_532MHZ  (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) |  \
147                                  PLL_MFN(12))
148
149 #define ESDMISC_MDDR_SETUP      0x00000004
150 #define ESDMISC_MDDR_RESET_DL   0x0000000c
151 #define ESDCFG0_MDDR_SETUP      0x006ac73a
152
153 #define ESDCTL_ROW_COL          (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
154 #define ESDCTL_SETTINGS         (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
155                                  ESDCTL_DSIZ(2) | ESDCTL_BL(1))
156 #define ESDCTL_PRECHARGE        (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
157 #define ESDCTL_AUTOREFRESH      (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
158 #define ESDCTL_LOADMODEREG      (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
159 #define ESDCTL_RW               ESDCTL_SETTINGS
160
161 #endif /* __CONFIG_H */