2 * Copyright (C) 2010-2011 Freescale Semiconductor, Inc.
4 * Configuration settings for the Freescale i.MX6Q Sabre Lite board.
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 #define CONFIG_SYS_MX6_HCLK 24000000
27 #define CONFIG_SYS_MX6_CLK32 32768
28 #define CONFIG_DISPLAY_CPUINFO
29 #define CONFIG_DISPLAY_BOARDINFO
31 #define CONFIG_MACH_TYPE 3769
33 #include <asm/arch/imx-regs.h>
35 #define CONFIG_CMDLINE_TAG
36 #define CONFIG_SETUP_MEMORY_TAGS
37 #define CONFIG_INITRD_TAG
38 #define CONFIG_REVISION_TAG
40 /* Size of malloc() pool */
41 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
43 #define CONFIG_ARCH_CPU_INIT
44 #define CONFIG_BOARD_EARLY_INIT_F
45 #define CONFIG_MISC_INIT_R
46 #define CONFIG_MXC_GPIO
48 #define CONFIG_MXC_UART
49 #define CONFIG_MXC_UART_BASE UART2_BASE
53 #define CONFIG_SPI_FLASH
54 #define CONFIG_SPI_FLASH_SST
55 #define CONFIG_MXC_SPI
56 #define CONFIG_SF_DEFAULT_BUS 0
57 #define CONFIG_SF_DEFAULT_CS (0|(GPIO_NUMBER(3, 19)<<8))
58 #define CONFIG_SF_DEFAULT_SPEED 25000000
59 #define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
63 #define CONFIG_FSL_ESDHC
64 #define CONFIG_FSL_USDHC
65 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
66 #define CONFIG_SYS_FSL_USDHC_NUM 2
69 #define CONFIG_CMD_MMC
70 #define CONFIG_GENERIC_MMC
71 #define CONFIG_CMD_EXT2
72 #define CONFIG_CMD_FAT
73 #define CONFIG_DOS_PARTITION
75 #define CONFIG_CMD_SATA
79 #ifdef CONFIG_CMD_SATA
80 #define CONFIG_DWC_AHSATA
81 #define CONFIG_SYS_SATA_MAX_DEVICE 1
82 #define CONFIG_DWC_AHSATA_PORT_ID 0
83 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
88 #define CONFIG_CMD_PING
89 #define CONFIG_CMD_DHCP
90 #define CONFIG_CMD_MII
91 #define CONFIG_CMD_NET
92 #define CONFIG_FEC_MXC
94 #define IMX_FEC_BASE ENET_BASE_ADDR
95 #define CONFIG_FEC_XCV_TYPE RGMII
96 #define CONFIG_ETHPRIME "FEC"
97 #define CONFIG_FEC_MXC_PHYADDR 6
99 #define CONFIG_PHY_MICREL
102 #define CONFIG_CMD_USB
103 #define CONFIG_CMD_FAT
104 #define CONFIG_USB_EHCI
105 #define CONFIG_USB_EHCI_MX6
106 #define CONFIG_USB_STORAGE
107 #define CONFIG_USB_HOST_ETHER
108 #define CONFIG_USB_ETHER_ASIX
109 #define CONFIG_USB_ETHER_SMSC95XX
110 #define CONFIG_MXC_USB_PORT 1
111 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
112 #define CONFIG_MXC_USB_FLAGS 0
114 /* allow to overwrite serial and ethaddr */
115 #define CONFIG_ENV_OVERWRITE
116 #define CONFIG_CONS_INDEX 1
117 #define CONFIG_BAUDRATE 115200
118 #define CONFIG_SYS_BAUDRATE_TABLE {9600, 19200, 38400, 57600, 115200}
120 /* Command definition */
121 #include <config_cmd_default.h>
123 #undef CONFIG_CMD_IMLS
125 #define CONFIG_BOOTDELAY 3
127 #define CONFIG_PREBOOT ""
129 #define CONFIG_LOADADDR 0x10800000
130 #define CONFIG_SYS_TEXT_BASE 0x17800000
132 #define CONFIG_EXTRA_ENV_SETTINGS \
133 "script=boot.scr\0" \
135 "console=ttymxc1\0" \
136 "fdt_high=0xffffffff\0" \
137 "initrd_high=0xffffffff\0" \
140 "mmcroot=/dev/mmcblk0p3 rootwait rw\0" \
141 "mmcargs=setenv bootargs console=${console},${baudrate} " \
142 "root=${mmcroot}\0" \
144 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
145 "bootscript=echo Running bootscript from mmc ...; " \
147 "loaduimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${uimage}\0" \
148 "mmcboot=echo Booting from mmc ...; " \
151 "netargs=setenv bootargs console=${console},${baudrate} " \
153 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
154 "netboot=echo Booting from net ...; " \
156 "dhcp ${uimage}; bootm\0" \
158 #define CONFIG_BOOTCOMMAND \
159 "mmc dev ${mmcdev};" \
160 "if mmc rescan ${mmcdev}; then " \
161 "if run loadbootscript; then " \
164 "if run loaduimage; then " \
166 "else run netboot; " \
169 "else run netboot; fi"
171 #define CONFIG_ARP_TIMEOUT 200UL
173 /* Miscellaneous configurable options */
174 #define CONFIG_SYS_LONGHELP
175 #define CONFIG_SYS_HUSH_PARSER
176 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
177 #define CONFIG_SYS_PROMPT "MX6QSABRELITE U-Boot > "
178 #define CONFIG_AUTO_COMPLETE
179 #define CONFIG_SYS_CBSIZE 256
181 /* Print Buffer Size */
182 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
183 #define CONFIG_SYS_MAXARGS 16
184 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
186 #define CONFIG_SYS_MEMTEST_START 0x10000000
187 #define CONFIG_SYS_MEMTEST_END 0x10010000
189 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
190 #define CONFIG_SYS_HZ 1000
192 #define CONFIG_CMDLINE_EDITING
193 #define CONFIG_STACKSIZE (128 * 1024)
195 /* Physical Memory Map */
196 #define CONFIG_NR_DRAM_BANKS 1
197 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
198 #define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
200 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
201 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
202 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
204 #define CONFIG_SYS_INIT_SP_OFFSET \
205 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
206 #define CONFIG_SYS_INIT_SP_ADDR \
207 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
209 /* FLASH and environment organization */
210 #define CONFIG_SYS_NO_FLASH
212 #define CONFIG_ENV_SIZE (8 * 1024)
214 #define CONFIG_ENV_IS_IN_MMC
215 /* #define CONFIG_ENV_IS_IN_SPI_FLASH */
217 #if defined(CONFIG_ENV_IS_IN_MMC)
218 #define CONFIG_ENV_OFFSET (6 * 64 * 1024)
219 #define CONFIG_SYS_MMC_ENV_DEV 0
220 #elif defined(CONFIG_ENV_IS_IN_SPI_FLASH)
221 #define CONFIG_ENV_OFFSET (768 * 1024)
222 #define CONFIG_ENV_SECT_SIZE (8 * 1024)
223 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
224 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
225 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
226 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
229 #define CONFIG_OF_LIBFDT
230 #define CONFIG_CMD_BOOTZ
232 #define CONFIG_SYS_DCACHE_OFF
234 #ifndef CONFIG_SYS_DCACHE_OFF
235 #define CONFIG_CMD_CACHE
238 #endif /* __CONFIG_H */