2 * (C) Copyright 2006-2008
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
7 * Configuration settings for the TI OMAP3530 Beagle board.
9 * SPDX-License-Identifier: GPL-2.0+
15 #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
18 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
19 * 64 bytes before this address should be set aside for u-boot.img's
20 * header. That is 0x800FFFC0--0x80100000 should not be used for any
21 * other needs. We use this rather than the inherited defines from
22 * ti_armv7_common.h for backwards compatibility.
24 #define CONFIG_SYS_TEXT_BASE 0x80100000
25 #define CONFIG_SPL_BSS_START_ADDR 0x80000000
26 #define CONFIG_SPL_BSS_MAX_SIZE (512 << 10) /* 512 KB */
27 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
28 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
30 #include <configs/ti_omap3_common.h>
33 * Display CPU and Board information
35 #define CONFIG_DISPLAY_CPUINFO 1
36 #define CONFIG_DISPLAY_BOARDINFO 1
38 #define CONFIG_MISC_INIT_R
40 #define CONFIG_REVISION_TAG 1
41 #define CONFIG_ENV_OVERWRITE
44 #define CONFIG_STATUS_LED 1
45 #define CONFIG_BOARD_SPECIFIC_LED 1
46 #define STATUS_LED_BIT 0x01
47 #define STATUS_LED_STATE STATUS_LED_ON
48 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
49 #define STATUS_LED_BIT1 0x02
50 #define STATUS_LED_STATE1 STATUS_LED_ON
51 #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
52 #define STATUS_LED_BOOT STATUS_LED_BIT
53 #define STATUS_LED_GREEN STATUS_LED_BIT1
55 /* Enable Multi Bus support for I2C */
56 #define CONFIG_I2C_MULTI_BUS 1
58 /* Probe all devices */
59 #define CONFIG_SYS_I2C_NOPROBES {{0x0, 0x0}}
62 #define CONFIG_USB_MUSB_GADGET
63 #define CONFIG_USB_MUSB_OMAP2PLUS
64 #define CONFIG_USB_MUSB_PIO_ONLY
65 #define CONFIG_USB_GADGET_DUALSPEED
66 #define CONFIG_TWL4030_USB 1
67 #define CONFIG_USB_ETHER
68 #define CONFIG_USB_ETHER_RNDIS
69 #define CONFIG_USB_GADGET
70 #define CONFIG_USB_GADGET_VBUS_DRAW 0
71 #define CONFIG_USB_GADGET_DOWNLOAD
72 #define CONFIG_G_DNL_VENDOR_NUM 0x0451
73 #define CONFIG_G_DNL_PRODUCT_NUM 0xd022
74 #define CONFIG_G_DNL_MANUFACTURER "TI"
75 #define CONFIG_USB_FUNCTION_FASTBOOT
76 #define CONFIG_CMD_FASTBOOT
77 #define CONFIG_ANDROID_BOOT_IMAGE
78 #define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
79 #define CONFIG_FASTBOOT_BUF_SIZE 0x07000000
82 #define CONFIG_CMD_USB
83 #define CONFIG_USB_EHCI
85 #define CONFIG_USB_EHCI_OMAP
86 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 147
88 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
89 #define CONFIG_USB_HOST_ETHER
90 #define CONFIG_USB_ETHER_ASIX
91 #define CONFIG_USB_ETHER_MCS7830
92 #define CONFIG_USB_ETHER_SMSC95XX
95 #define CONFIG_OMAP3_GPIO_5 /* GPIO128..159 is in GPIO bank 5 */
96 #define CONFIG_OMAP3_GPIO_6 /* GPIO160..191 is in GPIO bank 6 */
98 /* commands to include */
99 #define CONFIG_CMD_ASKENV
101 #define CONFIG_CMD_CACHE
103 #define MTDIDS_DEFAULT "nand0=nand"
104 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
105 "1920k(u-boot),128k(u-boot-env),"\
108 #define CONFIG_USB_STORAGE /* USB storage support */
109 #define CONFIG_CMD_NAND /* NAND support */
110 #define CONFIG_CMD_LED /* LED support */
111 #define CONFIG_CMD_GPIO /* Enable gpio command */
112 #define CONFIG_CMD_DHCP
114 #define CONFIG_VIDEO_OMAP3 /* DSS Support */
119 #define CONFIG_TWL4030_LED 1
124 #define CONFIG_NAND_OMAP_GPMC
125 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
128 #define CONFIG_EXTRA_ENV_SETTINGS \
129 "loadaddr=0x80200000\0" \
130 "rdaddr=0x81000000\0" \
131 "fdt_high=0xffffffff\0" \
132 "fdtaddr=0x80f80000\0" \
134 "bootfile=uImage\0" \
135 "ramdisk=ramdisk.gz\0" \
138 "console=ttyO2,115200n8\0" \
144 "dvimode=640x480MR-16@60\0" \
145 "defaultdisplay=dvi\0" \
147 "mmcroot=/dev/mmcblk0p2 rw\0" \
148 "mmcrootfstype=ext3 rootwait\0" \
149 "nandroot=ubi0:rootfs ubi.mtd=4\0" \
150 "nandrootfstype=ubifs\0" \
151 "ramroot=/dev/ram0 rw ramdisk_size=65536 initrd=0x81000000,64M\0" \
152 "ramrootfstype=ext2\0" \
153 "mmcargs=setenv bootargs console=${console} " \
155 "mpurate=${mpurate} " \
159 "omapfb.mode=dvi:${dvimode} " \
160 "omapdss.def_disp=${defaultdisplay} " \
162 "rootfstype=${mmcrootfstype}\0" \
163 "nandargs=setenv bootargs console=${console} " \
165 "mpurate=${mpurate} " \
169 "omapfb.mode=dvi:${dvimode} " \
170 "omapdss.def_disp=${defaultdisplay} " \
171 "root=${nandroot} " \
172 "rootfstype=${nandrootfstype}\0" \
174 "if test $beaglerev = AxBx; then " \
175 "setenv fdtfile omap3-beagle.dtb; fi; " \
176 "if test $beaglerev = Cx; then " \
177 "setenv fdtfile omap3-beagle.dtb; fi; " \
178 "if test $beaglerev = C4; then " \
179 "setenv fdtfile omap3-beagle.dtb; fi; " \
180 "if test $beaglerev = xMAB; then " \
181 "setenv fdtfile omap3-beagle-xm-ab.dtb; fi; " \
182 "if test $beaglerev = xMC; then " \
183 "setenv fdtfile omap3-beagle-xm.dtb; fi; " \
184 "if test $fdtfile = undefined; then " \
185 "echo WARNING: Could not determine device tree to use; fi; \0" \
187 "if test $beaglerev = xMAB; then " \
188 "if test ! -e mmc ${bootpart} ${bootdir}/${fdtfile}; then " \
189 "setenv fdtfile omap3-beagle-xm.dtb; " \
192 "bootenv=uEnv.txt\0" \
193 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} ${bootenv}\0" \
194 "importbootenv=echo Importing environment from mmc ...; " \
195 "env import -t -r $loadaddr $filesize\0" \
196 "ramargs=setenv bootargs console=${console} " \
198 "mpurate=${mpurate} " \
201 "omapfb.mode=dvi:${dvimode} " \
202 "omapdss.def_disp=${defaultdisplay} " \
204 "rootfstype=${ramrootfstype}\0" \
205 "loadramdisk=load mmc ${bootpart} ${rdaddr} ${bootdir}/${ramdisk}\0" \
206 "loadimage=load mmc ${bootpart} ${loadaddr} ${bootdir}/${bootfile}\0" \
207 "loadbootscript=load mmc ${mmcdev} ${loadaddr} boot.scr\0" \
208 "bootscript=echo Running bootscript from mmc${mmcdev} ...; " \
209 "source ${loadaddr}\0" \
210 "loadfdt=run validatefdt; load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \
211 "mmcboot=echo Booting from mmc ...; " \
213 "bootm ${loadaddr}\0" \
214 "mmcbootz=echo Booting with DT from mmc${mmcdev} ...; " \
216 "bootz ${loadaddr} - ${fdtaddr}\0" \
217 "nandboot=echo Booting from nand ...; " \
219 "nand read ${loadaddr} 280000 400000; " \
220 "bootm ${loadaddr}\0" \
221 "ramboot=echo Booting from ramdisk ...; " \
223 "bootm ${loadaddr}\0" \
224 "userbutton=if gpio input 173; then run userbutton_xm; " \
225 "else run userbutton_nonxm; fi;\0" \
226 "userbutton_xm=gpio input 4;\0" \
227 "userbutton_nonxm=gpio input 7;\0"
228 /* "run userbutton" will return 1 (false) if pressed and 0 (true) if not */
229 #define CONFIG_BOOTCOMMAND \
231 "mmc dev ${mmcdev}; if mmc rescan; then " \
232 "if run userbutton; then " \
233 "setenv bootenv uEnv.txt;" \
235 "setenv bootenv user.txt;" \
237 "echo SD/MMC found on device ${mmcdev};" \
238 "if run loadbootenv; then " \
239 "echo Loaded environment from ${bootenv};" \
240 "run importbootenv;" \
242 "if test -n $uenvcmd; then " \
243 "echo Running uenvcmd ...;" \
246 "if run loadbootscript; then " \
249 "if run loadimage; then " \
255 "setenv bootfile zImage;" \
256 "if run loadimage; then " \
262 * OMAP3 has 12 GP timers, they can be driven by the system clock
263 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
264 * This rate is divided by a local divisor.
266 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
268 /*-----------------------------------------------------------------------
269 * FLASH and environment organization
272 /* **** PISMO SUPPORT *** */
273 #if defined(CONFIG_CMD_NAND)
274 #define CONFIG_SYS_FLASH_BASE NAND_BASE
277 /* Monitor at start of flash */
278 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
279 #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
281 #define CONFIG_ENV_IS_IN_NAND 1
282 #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
283 #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
284 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
286 #define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
287 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
288 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
290 #define CONFIG_OMAP3_SPI
292 #define CONFIG_SYS_CACHELINE_SIZE 64
294 /* Defines for SPL */
295 #define CONFIG_SPL_OMAP3_ID_NAND
297 /* NAND boot config */
298 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
299 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
300 #define CONFIG_SYS_NAND_PAGE_COUNT 64
301 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
302 #define CONFIG_SYS_NAND_OOBSIZE 64
303 #define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
304 #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
305 #define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
307 #define CONFIG_SYS_NAND_ECCSIZE 512
308 #define CONFIG_SYS_NAND_ECCBYTES 3
309 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
310 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
311 /* NAND: SPL falcon mode configs */
312 #ifdef CONFIG_SPL_OS_BOOT
313 #define CONFIG_CMD_SPL_NAND_OFS 0x240000
314 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
315 #define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
318 #endif /* __CONFIG_H */