]> git.sur5r.net Git - u-boot/blob - include/configs/pxa255_idp.h
83xx: Replace CONFIG_MPC83[0-9]X with MPC83[0-9]x
[u-boot] / include / configs / pxa255_idp.h
1 /*
2  * (C) Copyright 2002
3  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4  *
5  * (C) Copyright 2002
6  * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7  * Marius Groeger <mgroeger@sysgo.de>
8  *
9  * Copied from lubbock.h
10  *
11  * (C) Copyright 2004
12  * BEC Systems <http://bec-systems.com>
13  * Cliff Brake <cliff.brake@gmail.com>
14  * Configuation settings for the Accelent/Vibren PXA255 IDP
15  *
16  * See file CREDITS for list of people who contributed to this
17  * project.
18  *
19  * This program is free software; you can redistribute it and/or
20  * modify it under the terms of the GNU General Public License as
21  * published by the Free Software Foundation; either version 2 of
22  * the License, or (at your option) any later version.
23  *
24  * This program is distributed in the hope that it will be useful,
25  * but WITHOUT ANY WARRANTY; without even the implied warranty of
26  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
27  * GNU General Public License for more details.
28  *
29  * You should have received a copy of the GNU General Public License
30  * along with this program; if not, write to the Free Software
31  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
32  * MA 02111-1307 USA
33  */
34
35 #ifndef __CONFIG_H
36 #define __CONFIG_H
37
38 #include <asm/arch/pxa-regs.h>
39
40 /*
41  * If we are developing, we might want to start U-Boot from RAM
42  * so we MUST NOT initialize critical regs like mem-timing ...
43  */
44 #undef CONFIG_SKIP_LOWLEVEL_INIT                        /* define for developing */
45 #undef CONFIG_SKIP_RELOCATE_UBOOT                       /* define for developing */
46
47 /*
48  * define the following to enable debug blinks.  A debug blink function
49  * must be defined in memsetup.S
50  */
51 #undef DEBUG_BLINK_ENABLE
52 #undef DEBUG_BLINKC_ENABLE
53
54 /*
55  * High Level Configuration Options
56  * (easy to change)
57  */
58 #define CONFIG_PXA250           1       /* This is an PXA250 CPU    */
59
60 #undef CONFIG_LCD
61 #ifdef CONFIG_LCD
62 #define CONFIG_SHARP_LM8V31
63 #endif
64
65 #define CONFIG_MMC              1
66 #define CONFIG_DOS_PARTITION    1
67 #define BOARD_LATE_INIT         1
68
69 #undef CONFIG_USE_IRQ                   /* we don't need IRQ/FIQ stuff */
70
71 /* we will never enable dcache, because we have to setup MMU first */
72 #define CONFIG_SYS_NO_DCACHE
73
74 /*
75  * Size of malloc() pool
76  */
77 #define CONFIG_SYS_MALLOC_LEN       (CONFIG_ENV_SIZE + 128*1024)
78 #define CONFIG_SYS_GBL_DATA_SIZE        128     /* size in bytes reserved for initial data */
79
80 /*
81  * PXA250 IDP memory map information
82  */
83
84 #define IDP_CS5_ETH_OFFSET      0x03400000
85
86
87 /*
88  * Hardware drivers
89  */
90 #define CONFIG_DRIVER_SMC91111
91 #define CONFIG_SMC91111_BASE    (PXA_CS5_PHYS + IDP_CS5_ETH_OFFSET + 0x300)
92 #define CONFIG_SMC_USE_32_BIT   1
93 /* #define CONFIG_SMC_USE_IOFUNCS */
94
95 /* the following has to be set high -- suspect something is wrong with
96  * with the tftp timeout routines. FIXME!!!
97  */
98 #define CONFIG_NET_RETRY_COUNT  100
99
100 /*
101  * select serial console configuration
102  */
103 #define CONFIG_PXA_SERIAL
104 #define CONFIG_FFUART          1       /* we use FFUART on LUBBOCK */
105
106 /* allow to overwrite serial and ethaddr */
107 #define CONFIG_ENV_OVERWRITE
108
109 #define CONFIG_BAUDRATE         115200
110
111
112 /*
113  * BOOTP options
114  */
115 #define CONFIG_BOOTP_BOOTFILESIZE
116 #define CONFIG_BOOTP_BOOTPATH
117 #define CONFIG_BOOTP_GATEWAY
118 #define CONFIG_BOOTP_HOSTNAME
119
120
121 /*
122  * Command line configuration.
123  */
124 #include <config_cmd_default.h>
125
126 #define CONFIG_CMD_FAT
127 #define CONFIG_CMD_DHCP
128
129 #define CONFIG_BOOTDELAY        3
130 #define CONFIG_BOOTCOMMAND      "bootm 40000"
131 #define CONFIG_BOOTARGS         "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
132
133 #define CONFIG_CMDLINE_TAG              1       /* enable passing of ATAGs */
134 #define CONFIG_SETUP_MEMORY_TAGS        1
135 /* #define CONFIG_INITRD_TAG            1 */
136
137 /*
138  * Current memory map for Vibren supplied Linux images:
139  *
140  * Flash:
141  * 0 - 0x3ffff (size = 0x40000): bootloader
142  * 0x40000 - 0x13ffff (size = 0x100000): kernel
143  * 0x140000 - 0x1f3ffff (size = 0x1e00000): jffs
144  *
145  * RAM:
146  * 0xa0008000 - kernel is loaded
147  * 0xa3000000 - Uboot runs (48MB into RAM)
148  *
149  */
150
151 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
152         "prog_boot_mmc="                                                \
153                         "mw.b 0xa0000000 0xff 0x40000; "                \
154                         "if      mmcinit && "                           \
155                                 "fatload mmc 0 0xa0000000 u-boot.bin; " \
156                         "then "                                         \
157                                 "protect off 0x0 0x3ffff; "             \
158                                 "erase 0x0 0x3ffff; "                   \
159                                 "cp.b 0xa0000000 0x0 0x40000; "         \
160                                 "reset;"                                \
161                         "fi\0"                                          \
162         "prog_uzImage_mmc="                                             \
163                         "mw.b 0xa0000000 0xff 0x100000; "               \
164                         "if      mmcinit && "                           \
165                                 "fatload mmc 0 0xa0000000 uzImage; "    \
166                         "then "                                         \
167                                 "protect off 0x40000 0xfffff; "         \
168                                 "erase 0x40000 0xfffff; "               \
169                                 "cp.b 0xa0000000 0x40000 0x100000; "    \
170                         "fi\0"                                          \
171         "prog_jffs_mmc="                                                \
172                         "mw.b 0xa0000000 0xff 0x1e00000; "              \
173                         "if      mmcinit && "                           \
174                                 "fatload mmc 0 0xa0000000 root.jffs; "  \
175                         "then "                                         \
176                                 "protect off 0x140000 0x1f3ffff; "      \
177                                 "erase 0x140000 0x1f3ffff; "            \
178                                 "cp.b 0xa0000000 0x140000 0x1e00000; "  \
179                         "fi\0"                                          \
180         "boot_mmc="                                                     \
181                         "if      mmcinit && "                           \
182                                 "fatload mmc 0 0xa1000000 uzImage && "  \
183                         "then "                                         \
184                                 "bootm 0xa1000000; "                    \
185                         "fi\0"                                          \
186         "prog_boot_net="                                                \
187                         "mw.b 0xa0000000 0xff 0x100000; "               \
188                         "if      bootp 0xa0000000 u-boot.bin; "         \
189                         "then "                                         \
190                                 "protect off 0x0 0x3ffff; "             \
191                                 "erase 0x0 0x3ffff; "                   \
192                                 "cp.b 0xa0000000 0x0 0x40000; "         \
193                                 "reset; "                               \
194                         "fi\0"                                          \
195         "prog_uzImage_net="                                             \
196                         "mw.b 0xa0000000 0xff 0x100000; "               \
197                         "if      bootp 0xa0000000 uzImage; "            \
198                         "then "                                         \
199                                 "protect off 0x40000 0xfffff; "         \
200                                 "erase 0x40000 0xfffff; "               \
201                                 "cp.b 0xa0000000 0x40000 0x100000; "    \
202                         "fi\0"                                          \
203         "prog_jffs_net="                                                \
204                         "mw.b 0xa0000000 0xff 0x1e00000; "              \
205                         "if      bootp 0xa0000000 root.jffs; "          \
206                         "then "                                         \
207                                 "protect off 0x140000 0x1f3ffff; "      \
208                                 "erase 0x140000 0x1f3ffff; "            \
209                                 "cp.b 0xa0000000 0x140000 0x1e00000; "  \
210                         "fi\0"
211
212
213 /*      "erase_env="                    */
214 /*                      "protect off"   */
215
216
217 #if defined(CONFIG_CMD_KGDB)
218 #define CONFIG_KGDB_BAUDRATE    115200          /* speed to run kgdb serial port */
219 #define CONFIG_KGDB_SER_INDEX   2               /* which serial port to use */
220 #endif
221
222 /*
223  * Miscellaneous configurable options
224  */
225 #define CONFIG_SYS_HUSH_PARSER          1
226 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
227
228 #define CONFIG_SYS_LONGHELP                             /* undef to save memory         */
229 #ifdef CONFIG_SYS_HUSH_PARSER
230 #define CONFIG_SYS_PROMPT               "$ "            /* Monitor Command Prompt */
231 #else
232 #define CONFIG_SYS_PROMPT               "=> "           /* Monitor Command Prompt */
233 #endif
234 #define CONFIG_SYS_CBSIZE               256             /* Console I/O Buffer Size      */
235 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
236 #define CONFIG_SYS_MAXARGS              16              /* max number of command args   */
237 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size    */
238 #define CONFIG_SYS_DEVICE_NULLDEV       1
239
240 #define CONFIG_SYS_MEMTEST_START        0xa0400000      /* memtest works on     */
241 #define CONFIG_SYS_MEMTEST_END          0xa0800000      /* 4 ... 8 MB in DRAM   */
242
243 #define CONFIG_SYS_LOAD_ADDR            0xa0800000      /* default load address */
244
245 #define CONFIG_SYS_HZ                   1000
246 #define CONFIG_SYS_CPUSPEED             0x161           /* set core clock to 400/200/100 MHz */
247
248 #define RTC     1                               /* enable 32KHz osc */
249
250                                                 /* valid baudrates */
251 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
252
253 #ifdef CONFIG_MMC
254 #define CONFIG_PXA_MMC
255 #define CONFIG_CMD_MMC
256 #define CONFIG_SYS_MMC_BASE             0xF0000000
257 #endif
258
259 /*
260  * Stack sizes
261  *
262  * The stack sizes are set up in start.S using the settings below
263  */
264 #define CONFIG_STACKSIZE        (128*1024)      /* regular stack */
265 #ifdef CONFIG_USE_IRQ
266 #define CONFIG_STACKSIZE_IRQ    (4*1024)        /* IRQ stack */
267 #define CONFIG_STACKSIZE_FIQ    (4*1024)        /* FIQ stack */
268 #endif
269
270 /*
271  * Physical Memory Map
272  */
273 #define CONFIG_NR_DRAM_BANKS    4          /* we have 1 banks of DRAM */
274 #define PHYS_SDRAM_1            0xa0000000 /* SDRAM Bank #1 */
275 #define PHYS_SDRAM_1_SIZE       0x04000000 /* 64 MB */
276 #define PHYS_SDRAM_2            0xa4000000 /* SDRAM Bank #2 */
277 #define PHYS_SDRAM_2_SIZE       0x00000000 /* 0 MB */
278 #define PHYS_SDRAM_3            0xa8000000 /* SDRAM Bank #3 */
279 #define PHYS_SDRAM_3_SIZE       0x00000000 /* 0 MB */
280 #define PHYS_SDRAM_4            0xac000000 /* SDRAM Bank #4 */
281 #define PHYS_SDRAM_4_SIZE       0x00000000 /* 0 MB */
282
283 #define PHYS_FLASH_1            0x00000000 /* Flash Bank #1 */
284 #define PHYS_FLASH_2            0x04000000 /* Flash Bank #2 */
285 #define PHYS_FLASH_SIZE         0x02000000 /* 32 MB */
286 #define PHYS_FLASH_BANK_SIZE    0x02000000 /* 32 MB Banks */
287 #define PHYS_FLASH_SECT_SIZE    0x00040000 /* 256 KB sectors (x2) */
288
289 #define CONFIG_SYS_DRAM_BASE            0xa0000000
290 #define CONFIG_SYS_DRAM_SIZE            0x04000000
291
292 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
293
294 /*
295  * GPIO settings
296  */
297
298 #define CONFIG_SYS_GAFR0_L_VAL  0x80001005
299 #define CONFIG_SYS_GAFR0_U_VAL  0xa5128012
300 #define CONFIG_SYS_GAFR1_L_VAL  0x699a9558
301 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa5aa6a
302 #define CONFIG_SYS_GAFR2_L_VAL  0xaaaaaaaa
303 #define CONFIG_SYS_GAFR2_U_VAL  0x2
304 #define CONFIG_SYS_GPCR0_VAL    0x1800400
305 #define CONFIG_SYS_GPCR1_VAL    0x0
306 #define CONFIG_SYS_GPCR2_VAL    0x0
307 #define CONFIG_SYS_GPDR0_VAL    0xc1818440
308 #define CONFIG_SYS_GPDR1_VAL    0xfcffab82
309 #define CONFIG_SYS_GPDR2_VAL    0x1ffff
310 #define CONFIG_SYS_GPSR0_VAL    0x8000
311 #define CONFIG_SYS_GPSR1_VAL    0x3f0002
312 #define CONFIG_SYS_GPSR2_VAL    0x1c000
313
314 #define CONFIG_SYS_PSSR_VAL             0x20
315
316 /*
317  * Memory settings
318  */
319 #define CONFIG_SYS_MSC0_VAL             0x29DCA4D2
320 #define CONFIG_SYS_MSC1_VAL             0x43AC494C
321 #define CONFIG_SYS_MSC2_VAL             0x39D449D4
322 #define CONFIG_SYS_MDCNFG_VAL           0x090009C9
323 #define CONFIG_SYS_MDREFR_VAL           0x0085C017
324 #define CONFIG_SYS_MDMRS_VAL            0x00220022
325
326 /*
327  * PCMCIA and CF Interfaces
328  */
329 #define CONFIG_SYS_MECR_VAL             0x00000003
330 #define CONFIG_SYS_MCMEM0_VAL           0x00014405
331 #define CONFIG_SYS_MCMEM1_VAL           0x00014405
332 #define CONFIG_SYS_MCATT0_VAL           0x00014405
333 #define CONFIG_SYS_MCATT1_VAL           0x00014405
334 #define CONFIG_SYS_MCIO0_VAL            0x00014405
335 #define CONFIG_SYS_MCIO1_VAL            0x00014405
336
337 /*
338  * FLASH and environment organization
339  */
340 #define CONFIG_SYS_FLASH_CFI
341 #define CONFIG_FLASH_CFI_DRIVER 1
342
343 #define CONFIG_SYS_MONITOR_BASE 0
344 #define CONFIG_SYS_MONITOR_LEN          PHYS_FLASH_SECT_SIZE
345
346 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* max number of memory banks           */
347 #define CONFIG_SYS_MAX_FLASH_SECT       128  /* max number of sectors on one chip    */
348
349 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE       1
350
351 /* timeout values are in ticks */
352 #define CONFIG_SYS_FLASH_ERASE_TOUT     (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
353 #define CONFIG_SYS_FLASH_WRITE_TOUT     (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
354
355 /* put cfg at end of flash for now */
356 #define CONFIG_ENV_IS_IN_FLASH  1
357  /* Addr of Environment Sector  */
358 #define CONFIG_ENV_ADDR         (PHYS_FLASH_1 + PHYS_FLASH_SIZE - 0x40000)
359 #define CONFIG_ENV_SIZE         PHYS_FLASH_SECT_SIZE    /* Total Size of Environment Sector     */
360 #define CONFIG_ENV_SECT_SIZE    (PHYS_FLASH_SECT_SIZE / 16)
361
362 #endif  /* __CONFIG_H */