4 #define CONFIG_CPU_SH7751 1
5 #define CONFIG_CPU_SH_TYPE_R 1
6 #define CONFIG_R2DPLUS 1
7 #define __LITTLE_ENDIAN__ 1
9 #define CONFIG_DISPLAY_BOARDINFO
12 * Command line configuration.
14 #define CONFIG_CMD_PCI
15 #define CONFIG_CMD_SH_ZIMAGEBOOT
18 #define CONFIG_SCIF_CONSOLE 1
19 #define CONFIG_CONS_SCIF1 1
21 #define CONFIG_BOOTARGS "console=ttySC0,115200"
22 #define CONFIG_ENV_OVERWRITE 1
25 #define CONFIG_SYS_SDRAM_BASE 0x8C000000
26 #define CONFIG_SYS_SDRAM_SIZE 0x04000000
28 #define CONFIG_SYS_TEXT_BASE 0x8FE00000
29 #define CONFIG_SYS_LONGHELP
30 #define CONFIG_SYS_CBSIZE 256
31 #define CONFIG_SYS_PBSIZE 256
32 #define CONFIG_SYS_MAXARGS 16
33 #define CONFIG_SYS_BARGSIZE 512
35 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
36 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
38 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
39 /* Address of u-boot image in Flash */
40 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
41 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
42 /* Size of DRAM reserved for malloc() use */
43 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
44 #define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
47 * NOR Flash ( Spantion S29GL256P )
49 #define CONFIG_SYS_FLASH_CFI
50 #define CONFIG_FLASH_CFI_DRIVER
51 #define CONFIG_SYS_FLASH_BASE (0xA0000000)
52 #define CONFIG_SYS_MAX_FLASH_BANKS (1)
53 #define CONFIG_SYS_MAX_FLASH_SECT 256
54 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
56 #define CONFIG_ENV_SECT_SIZE 0x40000
57 #define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
58 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
61 * SuperH Clock setting
63 #define CONFIG_SYS_CLK_FREQ 60000000
64 #define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
65 #define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
66 #define CONFIG_SYS_TMU_CLK_DIV 4
67 #define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
72 #define CONFIG_IDE_RESET 1
73 #define CONFIG_SYS_PIO_MODE 1
74 #define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
75 #define CONFIG_SYS_IDE_MAXDEVICE 1
76 #define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
77 #define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
78 #define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
79 #define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
80 #define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
81 #define CONFIG_IDE_SWAP_IO
84 * SuperH PCI Bridge Configration
86 #define CONFIG_SH4_PCI
87 #define CONFIG_SH7751_PCI
88 #define CONFIG_PCI_SCAN_SHOW 1
91 #define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
92 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
93 #define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
94 #define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
95 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
96 #define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
97 #define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
98 #define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
99 #define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
101 #endif /* __CONFIG_H */