2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
33 * High Level Configuration Options
38 #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
39 #define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
42 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43 #undef CONFIG_8xx_CONS_SMC2
44 #undef CONFIG_8xx_CONS_NONE
45 #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
47 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
49 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
52 #undef CONFIG_BOOTARGS
53 #define CONFIG_BOOTCOMMAND \
55 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
59 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
62 /* enable I2C and select the hardware/software driver */
63 #undef CONFIG_HARD_I2C /* I2C with hardware support */
64 #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
66 #define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
67 #define CFG_I2C_SLAVE 0xFE
69 /* Software (bit-bang) I2C driver configuration */
70 #define PB_SCL 0x00000020 /* PB 26 */
71 #define PB_SDA 0x00000010 /* PB 27 */
73 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
74 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
75 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
76 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
77 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
78 else immr->im_cpm.cp_pbdat &= ~PB_SDA
79 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
80 else immr->im_cpm.cp_pbdat &= ~PB_SCL
81 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
83 /* M41T11 Serial Access Timekeeper(R) SRAM */
84 #define CONFIG_RTC_M41T11 1
85 #define CFG_I2C_RTC_ADDR 0x68
86 #define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
88 #undef CONFIG_WATCHDOG /* watchdog disabled */
92 * Command line configuration.
94 #include <config_cmd_default.h>
96 #define CONFIG_CMD_DATE
97 #define CONFIG_CMD_DHCP
98 #define CONFIG_CMD_I2C
99 #define CONFIG_CMD_NFS
100 #define CONFIG_CMD_SNTP
103 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
105 #define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
106 #define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
107 #define CONFIG_AUTOBOOT_DELAY_STR "system"
110 * Miscellaneous configurable options
112 #define CFG_LONGHELP /* undef to save memory */
113 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
114 #if defined(CONFIG_CMD_KGDB)
115 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
117 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
119 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
120 #define CFG_MAXARGS 16 /* max number of command args */
121 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
123 #define CFG_MEMTEST_START 0x0040000 /* memtest works on */
124 #define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
126 #define CFG_LOAD_ADDR 0x100000 /* default load address */
128 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
130 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
133 * Low Level Configuration Settings
134 * (address mappings, register initial values, etc.)
135 * You should know what you are doing if you make changes here.
137 /*-----------------------------------------------------------------------
138 * Internal Memory Mapped Register
140 #define CFG_IMMR 0xFA200000
142 /*-----------------------------------------------------------------------
143 * Definitions for initial stack pointer and data area (in DPRAM)
145 #define CFG_INIT_RAM_ADDR CFG_IMMR
146 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
147 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
148 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
149 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
151 /*-----------------------------------------------------------------------
152 * Start addresses for the final memory configuration
153 * (Set up by the startup code)
154 * Please note that CFG_SDRAM_BASE _must_ start at 0
156 #define CFG_SDRAM_BASE 0x00000000
157 #define CFG_FLASH_BASE (0-flash_info[0].size) /* Put flash at end */
158 #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
159 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
161 #define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
163 #define CFG_MONITOR_BASE TEXT_BASE
164 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
167 * For booting Linux, the board info and command line data
168 * have to be in the first 8 MB of memory, since this is
169 * the maximum mapped by the Linux kernel during initialization.
171 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
173 /*-----------------------------------------------------------------------
176 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
177 #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
179 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
180 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
182 #define CFG_ENV_IS_IN_FLASH 1
183 #define CFG_ENV_ADDR ((TEXT_BASE) + 0x40000)
184 #define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
186 /* Address and size of Redundant Environment Sector */
187 #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR+CFG_ENV_SIZE)
188 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
190 /*-----------------------------------------------------------------------
193 #define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
195 /*-----------------------------------------------------------------------
196 * Cache Configuration
198 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
199 #if defined(CONFIG_CMD_KGDB)
200 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
203 /*-----------------------------------------------------------------------
204 * SYPCR - System Protection Control 11-9
205 * SYPCR can only be written once after reset!
206 *-----------------------------------------------------------------------
207 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
209 #if defined(CONFIG_WATCHDOG)
210 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
211 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
213 #define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
216 /*-----------------------------------------------------------------------
217 * SIUMCR - SIU Module Configuration 11-6
218 *-----------------------------------------------------------------------
219 * PCMCIA config., multi-function pin tri-state
221 #define CFG_SIUMCR (SIUMCR_MLRC10)
223 /*-----------------------------------------------------------------------
224 * TBSCR - Time Base Status and Control 11-26
225 *-----------------------------------------------------------------------
226 * Clear Reference Interrupt Status, Timebase freezing enabled
228 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
230 /*-----------------------------------------------------------------------
231 * RTCSC - Real-Time Clock Status and Control Register 11-27
232 *-----------------------------------------------------------------------
234 /*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
235 #define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
237 /*-----------------------------------------------------------------------
238 * PISCR - Periodic Interrupt Status and Control 11-31
239 *-----------------------------------------------------------------------
240 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
242 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
244 /*-----------------------------------------------------------------------
245 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
246 *-----------------------------------------------------------------------
247 * Reset PLL lock status sticky bit, timer expired status bit and timer
248 * interrupt status bit
250 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
252 /* up to 50 MHz we use a 1:1 clock */
253 #define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
255 /*-----------------------------------------------------------------------
256 * SCCR - System Clock and reset Control Register 15-27
257 *-----------------------------------------------------------------------
258 * Set clock output, timebase and RTC source and divider,
259 * power management and some other internal clocks
261 #define SCCR_MASK SCCR_EBDF00
262 /* up to 50 MHz we use a 1:1 clock */
263 #define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
265 /*-----------------------------------------------------------------------
267 *-----------------------------------------------------------------------
270 #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
271 #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
272 #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
273 #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
274 #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
275 #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
276 #define CFG_PCMCIA_IO_ADDR (0xEC000000)
277 #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
279 /*-----------------------------------------------------------------------
280 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
281 *-----------------------------------------------------------------------
284 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
286 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
287 #undef CONFIG_IDE_LED /* LED for ide not supported */
288 #undef CONFIG_IDE_RESET /* reset for ide not supported */
290 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
291 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
293 #define CFG_ATA_IDE0_OFFSET 0x0000
295 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
297 /* Offset for data I/O */
298 #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
300 /* Offset for normal register accesses */
301 #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
303 /* Offset for alternate registers */
304 #define CFG_ATA_ALT_OFFSET 0x0100
306 /*-----------------------------------------------------------------------
308 *-----------------------------------------------------------------------
311 /*#define CFG_DER 0x2002000F*/
315 * Init Memory Controller:
317 * BR0 and OR0 (FLASH)
320 #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base - up to 64 MB of flash */
321 #define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask - map 64 MB */
323 /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
324 #define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
326 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
327 #define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
330 * BR1 and OR1 (SDRAM)
333 #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
334 #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
336 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
337 #define CFG_OR_TIMING_SDRAM 0x00000E00
339 #define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
340 #define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
342 /* RPXLITE mem setting */
343 #define CFG_NVRAM_BASE 0xFA000000 /* NVRAM & SRAM base */
344 /* IMMR: 0xFA200000 IMMR base address - see above */
345 #define CFG_BCSR_BASE 0xFA400000 /* BCSR base address */
347 #define CFG_BR3_PRELIM (CFG_BCSR_BASE | BR_V) /* BCSR */
348 #define CFG_OR3_PRELIM 0xFFFF8910
349 #define CFG_BR4_PRELIM (CFG_NVRAM_BASE | BR_PS_8 | BR_V) /* NVRAM & SRAM */
350 #define CFG_OR4_PRELIM 0xFFFE0970
353 * Memory Periodic Timer Prescaler
356 /* periodic timer for refresh */
357 #define CFG_MAMR_PTA 20
360 * Refresh clock Prescalar
362 #define CFG_MPTPR MPTPR_PTP_DIV2
365 * MAMR settings for SDRAM
369 #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
370 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
371 MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
374 * Internal Definitions
378 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
379 #define BOOTFLAG_WARM 0x02 /* Software reboot */
384 * Board Status and Control Registers
388 #define BCSR0 (CFG_BCSR_BASE + 0)
389 #define BCSR1 (CFG_BCSR_BASE + 1)
390 #define BCSR2 (CFG_BCSR_BASE + 2)
391 #define BCSR3 (CFG_BCSR_BASE + 3)
393 #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
394 #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
395 #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
396 #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
397 #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
398 #define BCSR0_COLTEST 0x20
399 #define BCSR0_ETHLPBK 0x40
400 #define BCSR0_ETHEN 0x80
402 #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
403 #define BCSR1_PCVCTL6 0x02
404 #define BCSR1_PCVCTL5 0x04
405 #define BCSR1_PCVCTL4 0x08
406 #define BCSR1_IPB5SEL 0x10
408 #define BCSR2_ENPA5HDR 0x08 /* USB Control */
409 #define BCSR2_ENUSBCLK 0x10
410 #define BCSR2_USBPWREN 0x20
411 #define BCSR2_USBSPD 0x40
412 #define BCSR2_USBSUSP 0x80
414 #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
415 #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
416 #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
417 #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
418 #define BCSR3_D27 0x10 /* Dip Switch settings */
419 #define BCSR3_D26 0x20
420 #define BCSR3_D25 0x40
421 #define BCSR3_D24 0x80
423 #endif /* __CONFIG_H */