2 * U-boot - Configuration file for TCM-BF537 board
5 #ifndef __CONFIG_TCM_BF537_H__
6 #define __CONFIG_TCM_BF537_H__
8 #include <asm/config-pre.h>
14 #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
19 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
20 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
22 /* CONFIG_CLKIN_HZ is any value in Hz */
23 #define CONFIG_CLKIN_HZ 25000000
24 /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26 #define CONFIG_CLKIN_HALF 0
27 /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29 #define CONFIG_PLL_BYPASS 0
30 /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
31 /* Values can range from 0-63 (where 0 means 64) */
32 #define CONFIG_VCO_MULT 21
33 /* CCLK_DIV controls the core clock divider */
34 /* Values can be 1, 2, 4, or 8 ONLY */
35 #define CONFIG_CCLK_DIV 1
36 /* SCLK_DIV controls the system clock divider */
37 /* Values can range from 1-15 */
38 #define CONFIG_SCLK_DIV 4
40 /* Decrease core voltage */
41 #define CONFIG_VR_CTL_VAL (VLEV_115 | CLKBUFOE | GAIN_20 | FREQ_1000)
47 #define CONFIG_MEM_ADD_WDTH 9
48 #define CONFIG_MEM_SIZE 32
50 #define CONFIG_EBIU_SDRRC_VAL 0x3f8
51 #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
53 #define CONFIG_EBIU_AMGCTL_VAL (AMBEN_ALL)
54 #define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_7 | B1RAT_11 | B1HT_2 | B1ST_3 | B0WAT_7 | B0RAT_11 | B0HT_2 | B0ST_3)
55 #define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_7 | B3RAT_11 | B3HT_2 | B3ST_3 | B2WAT_7 | B2RAT_11 | B2HT_2 | B2ST_3)
57 #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
58 #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
64 /* TCM-BF537E has no PHY on it, but EXT-BF5xx-USB/Ethernet board has */
66 #define ADI_CMDS_NETWORK 1
67 #define CONFIG_BFIN_MAC
68 #define CONFIG_NETCONSOLE 1
69 #define CONFIG_NET_MULTI 1
71 #define CONFIG_HOSTNAME tcm-bf537
72 /* Uncomment next line to use fixed MAC address */
73 /* #define CONFIG_ETHADDR 02:80:ad:20:31:e8 */
79 #define CONFIG_FLASH_CFI_DRIVER
80 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
81 #define CONFIG_SYS_FLASH_BASE 0x20000000
82 #define CONFIG_SYS_FLASH_CFI
83 #define CONFIG_SYS_FLASH_PROTECTION
84 #define CONFIG_SYS_MAX_FLASH_BANKS 1
85 #define CONFIG_SYS_MAX_FLASH_SECT 67
89 * Env Storage Settings
91 #define CONFIG_ENV_IS_IN_FLASH 1
92 #define CONFIG_ENV_OFFSET 0x4000
93 #define CONFIG_ENV_SIZE 0x2000
94 #define CONFIG_ENV_SECT_SIZE 0x20000
95 #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
96 #define ENV_IS_EMBEDDED
98 #define CONFIG_ENV_IS_EMBEDDED_IN_LDR
100 #ifdef ENV_IS_EMBEDDED
101 /* WARNING - the following is hand-optimized to fit within
102 * the sector before the environment sector. If it throws
103 * an error during compilation remove an object here to get
104 * it linked after the configuration sector.
106 # define LDS_BOARD_TEXT \
107 arch/blackfin/cpu/traps.o (.text .text.*); \
108 arch/blackfin/cpu/interrupt.o (.text .text.*); \
109 arch/blackfin/cpu/serial.o (.text .text.*); \
110 common/dlmalloc.o (.text .text.*); \
111 lib/crc32.o (.text .text.*); \
112 . = DEFINED(env_offset) ? env_offset : .; \
113 common/env_embedded.o (.text .text.*);
120 #define CONFIG_BFIN_TWI_I2C 1
121 #define CONFIG_HARD_I2C 1
127 #define CONFIG_BAUDRATE 115200
128 #define CONFIG_MISC_INIT_R
129 #define CONFIG_RTC_BFIN
130 #define CONFIG_UART_CONSOLE 0
131 #define CONFIG_BOOTCOMMAND "run flashboot"
132 #define FLASHBOOT_ENV_SETTINGS \
133 "flashboot=flread 20040000 1000000 280000;" \
138 * Pull in common ADI header for remaining command/environment setup
140 #include <configs/bfin_adi_common.h>