]> git.sur5r.net Git - cc65/blob - libsrc/c128/c128.inc
Fixed several problems with the new output routines
[cc65] / libsrc / c128 / c128.inc
1 ;
2 ; C64 generic definitions. Stolen from Elite128
3 ;
4
5
6 ; ---------------------------------------------------------------------------
7 ; Zero page, Commodore stuff
8
9 ST              = $90           ; IEC status byte
10
11 TIME            = $A0           ; 60HZ clock
12 FNAM_LEN        = $B7           ; Length of filename
13 SECADR          = $B9           ; Secondary address
14 DEVNUM          = $BA           ; Device number
15 FNAM_LO         = $BB           ; Address of filename
16 FNAM_HI         = $BC
17 FNAM_BANK       = $C7           ; Bank for filename
18 KEY_COUNT       = $D0           ; Number of keys in input buffer
19 FKEY_COUNT      = $D1           ; Characters for function key
20 MODE            = $D7           ; 40/80 column mode flag
21 CURS_X          = $EC           ; Cursor column
22 CURS_Y          = $EB           ; Cursor row
23 SCREEN_PTR      = $E0           ; Pointer to current char in text screen
24 CRAM_PTR        = $E2           ; Pointer to current char in color RAM
25
26 CHARCOLOR       = $F1
27 RVS             = $F3           ; Reverse output flag
28 SCROLL          = $F8           ; Disable scrolling flag
29 FETCH           = $2A2          ; Fetch subroutine in RAM
30 FETVEC          = $2AA          ; Vector patch location for FETCH
31 STASH           = $2AF          ; Stash routine in RAM
32 STAVEC          = $2B9          ; Vector patch location for STASH
33 PALFLAG         = $A03          ; $FF=PAL, $00=NTSC
34 INIT_STATUS     = $A04          ; Flag: Reset/NMI Status
35 FKEY_LEN        = $1000         ; Function key lengths
36 FKEY_TEXT       = $100A         ; Function key texts
37
38 ; ---------------------------------------------------------------------------
39 ; Kernal routines
40
41 ; Direct entries
42 CURS_SET        = $CD57
43 CURS_ON         = $CD6F
44 CURS_OFF        = $CD9F
45 CLRSCR          = $C142
46 KBDREAD         = $C006
47 NEWLINE         = $C363
48 PRINT           = $C322
49
50 ; Extended jump table
51 SETBNK          = $FF68
52
53 ; ---------------------------------------------------------------------------
54 ; Vectors
55
56 IRQVec          = $0314
57 BRKVec          = $0316
58 NMIVec          = $0318
59 KeyStoreVec     = $033C
60
61 ; ---------------------------------------------------------------------------
62 ; I/O: VIC
63
64 VIC             = $D000
65 VIC_SPR0_X      = $D000
66 VIC_SPR0_Y      = $D001
67 VIC_SPR1_X      = $D002
68 VIC_SPR1_Y      = $D003
69 VIC_SPR2_X      = $D004
70 VIC_SPR2_Y      = $D005
71 VIC_SPR3_X      = $D006
72 VIC_SPR3_Y      = $D007
73 VIC_SPR4_X      = $D008
74 VIC_SPR4_Y      = $D009
75 VIC_SPR5_X      = $D00A
76 VIC_SPR5_Y      = $D00B
77 VIC_SPR6_X      = $D00C
78 VIC_SPR6_Y      = $D00D
79 VIC_SPR7_X      = $D00E
80 VIC_SPR7_Y      = $D00F
81 VIC_SPR_HI_X    = $D010
82 VIC_SPR_ENA     = $D015
83 VIC_SPR_EXP_X   = $D017
84 VIC_SPR_EXP_Y   = $D01D
85 VIC_SPR_MCOLOR  = $D01C
86 VIC_SPR_BG_PRIO = $D01B
87
88 VIC_SPR_MCOLOR0 = $D025
89 VIC_SPR_MCOLOR1 = $D026
90
91 VIC_SPR0_COLOR  = $D027
92 VIC_SPR1_COLOR  = $D028
93 VIC_SPR2_COLOR  = $D029
94 VIC_SPR3_COLOR  = $D02A
95 VIC_SPR4_COLOR  = $D02B
96 VIC_SPR5_COLOR  = $D02C
97 VIC_SPR6_COLOR  = $D02D
98 VIC_SPR7_COLOR  = $D02E
99
100 VIC_CTRL1       = $D011
101 VIC_CTRL2       = $D016
102
103 VIC_HLINE       = $D012
104
105 VIC_VIDEO_ADR   = $D018
106
107 VIC_IRR         = $D019         ; Interrupt request register
108 VIC_IMR         = $D01A         ; Interrupt mask register
109
110 VIC_BORDERCOLOR = $D020
111 VIC_BG_COLOR0   = $D021
112 VIC_BG_COLOR1   = $D022
113 VIC_BG_COLOR2   = $D023
114 VIC_BG_COLOR3   = $D024
115
116 ; 128 stuff:
117 VIC_KBD_128     = $D02F         ; Extended kbd bits (visible in 64 mode)
118 VIC_CLK_128     = $D030         ; Clock rate register (visible in 64 mode)
119
120
121 ; ---------------------------------------------------------------------------
122 ; I/O: SID
123
124 SID             = $D400
125 SID_S1Lo        = $D400
126 SID_S1Hi        = $D401
127 SID_PB1Lo       = $D402
128 SID_PB1Hi       = $D403
129 SID_Ctl1        = $D404
130 SID_AD1         = $D405
131 SID_SUR1        = $D406
132
133 SID_S2Lo        = $D407
134 SID_S2Hi        = $D408
135 SID_PB2Lo       = $D409
136 SID_PB2Hi       = $D40A
137 SID_Ctl2        = $D40B
138 SID_AD2         = $D40C
139 SID_SUR2        = $D40D
140
141 SID_S3Lo        = $D40E
142 SID_S3Hi        = $D40F
143 SID_PB3Lo       = $D410
144 SID_PB3Hi       = $D411
145 SID_Ctl3        = $D412
146 SID_AD3         = $D413
147 SID_SUR3        = $D414
148
149 SID_FltLo       = $D415
150 SID_FltHi       = $D416
151 SID_FltCtl      = $D417
152 SID_Amp         = $D418
153 SID_ADConv1     = $D419
154 SID_ADConv2     = $D41A
155 SID_Noise       = $D41B
156 SID_Read3       = $D41C
157
158 ; ---------------------------------------------------------------------------
159 ; I/O: VDC (128 only)
160
161 VDC_INDEX       = $D600
162 VDC_DATA        = $D601
163
164 ; ---------------------------------------------------------------------------
165 ; I/O: CIAs
166
167 CIA1            = $DC00
168 CIA1_PRA        = $DC00
169 CIA1_PRB        = $DC01
170 CIA1_DDRA       = $DC02
171 CIA1_DDRB       = $DC03
172 CIA1_ICR        = $DC0D
173 CIA1_CRA        = $DC0E
174 CIA1_CRB        = $DC0F
175
176 CIA2            = $DD00
177 CIA2_PRA        = $DD00
178 CIA2_PRB        = $DD01
179 CIA2_DDRA       = $DD02
180 CIA2_DDRB       = $DD03
181 CIA2_ICR        = $DD0D
182 CIA2_CRA        = $DD0E
183 CIA2_CRB        = $DD0F
184
185 ; ---------------------------------------------------------------------------
186 ; I/O: MMU
187
188 MMU_CR          = $FF00
189 MMU_CFG_CC65    = %00001110     ; Bank 0 with kernal ROM
190 MMU_CFG_RAM0    = %00111111     ; Bank 0 full RAM
191 MMU_CFG_RAM1    = %01111111     ; Bank 1 full RAM
192
193 ; ---------------------------------------------------------------------------
194 ; Super CPU
195
196 SCPU_VIC_Bank1  = $D075
197 SCPU_Slow       = $D07A
198 SCPU_Fast       = $D07B
199 SCPU_EnableRegs = $D07E
200 SCPU_DisableRegs= $D07F
201 SCPU_Detect     = $D0BC
202
203