3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * Shift instructions: srawi
30 * The test contains a pre-built table of instructions, operands and
31 * expected results. For each table entry, the test will cyclically use
32 * different sets of operand registers and result registers.
38 #if CONFIG_POST & CONFIG_SYS_POST_CPU
40 extern void cpu_post_exec_21 (ulong *code, ulong *cr, ulong *res, ulong op);
41 extern ulong cpu_post_makecr (long v);
43 static struct cpu_post_srawi_s
49 } cpu_post_srawi_table[] =
64 static unsigned int cpu_post_srawi_size = ARRAY_SIZE(cpu_post_srawi_table);
66 int cpu_post_test_srawi (void)
70 int flag = disable_interrupts();
72 for (i = 0; i < cpu_post_srawi_size && ret == 0; i++)
74 struct cpu_post_srawi_s *test = cpu_post_srawi_table + i;
76 for (reg = 0; reg < 32 && ret == 0; reg++)
78 unsigned int reg0 = (reg + 0) % 32;
79 unsigned int reg1 = (reg + 1) % 32;
80 unsigned int stk = reg < 16 ? 31 : 15;
81 unsigned long code[] =
84 ASM_ADDI(stk, 1, -16),
86 ASM_STW(reg0, stk, 4),
87 ASM_STW(reg1, stk, 0),
88 ASM_LWZ(reg0, stk, 8),
89 ASM_11S(test->cmd, reg1, reg0, test->op2),
90 ASM_STW(reg1, stk, 8),
91 ASM_LWZ(reg1, stk, 0),
92 ASM_LWZ(reg0, stk, 4),
98 unsigned long codecr[] =
101 ASM_ADDI(stk, 1, -16),
103 ASM_STW(reg0, stk, 4),
104 ASM_STW(reg1, stk, 0),
105 ASM_LWZ(reg0, stk, 8),
106 ASM_11S(test->cmd, reg1, reg0, test->op2) | BIT_C,
107 ASM_STW(reg1, stk, 8),
108 ASM_LWZ(reg1, stk, 0),
109 ASM_LWZ(reg0, stk, 4),
111 ASM_ADDI(1, stk, 16),
121 cpu_post_exec_21 (code, & cr, & res, test->op1);
123 ret = res == test->res && cr == 0 ? 0 : -1;
127 post_log ("Error at srawi test %d !\n", i);
133 cpu_post_exec_21 (codecr, & cr, & res, test->op1);
135 ret = res == test->res &&
136 (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
140 post_log ("Error at srawi test %d !\n", i);