]> git.sur5r.net Git - u-boot/blobdiff - arch/arm/dts/uniphier-ph1-pro5.dtsi
arm64: optimize smp_kick_all_cpus
[u-boot] / arch / arm / dts / uniphier-ph1-pro5.dtsi
index 876242f81ba22714ef740b2131704a34a8a2ba43..bd1b4b1b66f946028579c2f4286e3dfb6c0c5b33 100644 (file)
                        device_type = "cpu";
                        compatible = "arm,cortex-a9";
                        reg = <0>;
+                       next-level-cache = <&l2>;
                };
 
                cpu@1 {
                        device_type = "cpu";
                        compatible = "arm,cortex-a9";
                        reg = <1>;
+                       next-level-cache = <&l2>;
                };
        };
 
 };
 
 &soc {
+       l2: l2-cache@500c0000 {
+               compatible = "socionext,uniphier-system-cache";
+               reg = <0x500c0000 0x2000>, <0x503c0100 0x8>, <0x506c0000 0x400>;
+               interrupts = <0 190 4>, <0 191 4>;
+               cache-unified;
+               cache-size = <(2 * 1024 * 1024)>;
+               cache-sets = <512>;
+               cache-line-size = <128>;
+               cache-level = <2>;
+               next-level-cache = <&l3>;
+       };
+
+       l3: l3-cache@500c8000 {
+               compatible = "socionext,uniphier-system-cache";
+               reg = <0x500c8000 0x2000>, <0x503c8100 0x8>, <0x506c8000 0x400>;
+               interrupts = <0 174 4>, <0 175 4>;
+               cache-unified;
+               cache-size = <(2 * 1024 * 1024)>;
+               cache-sets = <512>;
+               cache-line-size = <256>;
+               cache-level = <3>;
+       };
+
+       port0x: gpio@55000008 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000008 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port1x: gpio@55000010 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000010 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port2x: gpio@55000018 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000018 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port3x: gpio@55000020 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000020 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port4: gpio@55000028 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000028 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port5x: gpio@55000030 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000030 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port6x: gpio@55000038 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000038 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port7x: gpio@55000040 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000040 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port8x: gpio@55000048 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000048 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port9x: gpio@55000050 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000050 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port10x: gpio@55000058 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000058 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port11x: gpio@55000060 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000060 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port12x: gpio@55000068 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000068 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port13x: gpio@55000070 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000070 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port14x: gpio@55000078 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000078 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port17x: gpio@550000a0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000a0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port18x: gpio@550000a8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000a8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port19x: gpio@550000b0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000b0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port20x: gpio@550000b8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000b8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port21x: gpio@550000c0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000c0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port22x: gpio@550000c8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000c8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port23x: gpio@550000d0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000d0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port24x: gpio@550000d8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000d8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port25x: gpio@550000e0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000e0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port26x: gpio@550000e8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000e8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port27x: gpio@550000f0 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000f0 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port28x: gpio@550000f8 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x550000f8 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port29x: gpio@55000100 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000100 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
+       port30x: gpio@55000108 {
+               compatible = "socionext,uniphier-gpio";
+               reg = <0x55000108 0x8>;
+               gpio-controller;
+               #gpio-cells = <2>;
+       };
+
        i2c0: i2c@58780000 {
                compatible = "socionext,uniphier-fi2c";
                status = "disabled";
                clock-frequency = <400000>;
        };
 
+       emmc: sdhc@68400000 {
+               compatible = "socionext,uniphier-sdhc";
+               status = "disabled";
+               reg = <0x68400000 0x800>;
+               interrupts = <0 78 4>;
+               pinctrl-names = "default";
+               pinctrl-0 = <&pinctrl_emmc>;
+               clocks = <&mio 1>;
+               bus-width = <8>;
+               non-removable;
+       };
+
+       sd: sdhc@68800000 {
+               compatible = "socionext,uniphier-sdhc";
+               status = "disabled";
+               reg = <0x68800000 0x800>;
+               interrupts = <0 76 4>;
+               pinctrl-names = "default", "1.8v";
+               pinctrl-0 = <&pinctrl_sd>;
+               pinctrl-1 = <&pinctrl_sd_1v8>;
+               clocks = <&mio 0>;
+               bus-width = <4>;
+       };
+
        usb0: usb@65a00000 {
                compatible = "socionext,uniphier-xhci", "generic-xhci";
                status = "disabled";
                reg = <0x65a00000 0x100>;
+               interrupts = <0 134 4>;
                pinctrl-names = "default";
                pinctrl-0 = <&pinctrl_usb0>;
-               interrupts = <0 134 4>;
        };
 
        usb1: usb@65c00000 {
                compatible = "socionext,uniphier-xhci", "generic-xhci";
                status = "disabled";
                reg = <0x65c00000 0x100>;
+               interrupts = <0 137 4>;
                pinctrl-names = "default";
                pinctrl-0 = <&pinctrl_usb1>, <&pinctrl_usb2>;
-               interrupts = <0 137 4>;
        };
 };
 
+&refclk {
+       clock-frequency = <20000000>;
+};
+
 &serial0 {
        clock-frequency = <73728000>;
 };
        clock-frequency = <73728000>;
 };
 
+&mio {
+       compatible = "socionext,ph1-pro5-mioctrl";
+       clock-names = "stdmac";
+       clocks = <&sysctrl 10>;
+};
+
+&peri {
+       compatible = "socionext,ph1-pro5-perictrl";
+       clock-names = "uart", "fi2c";
+       clocks = <&sysctrl 3>, <&sysctrl 4>;
+};
+
 &pinctrl {
        compatible = "socionext,ph1-pro5-pinctrl", "syscon";
 };
+
+&sysctrl {
+       compatible = "socionext,ph1-pro5-sysctrl";
+};