]> git.sur5r.net Git - u-boot/blobdiff - arch/x86/cpu/pci.c
imx6: icorem6: Add I2C support
[u-boot] / arch / x86 / cpu / pci.c
index fdfd5f7b9cc85648227f0e1a1fdc50e3e49d1fde..c9c7637fa7d761f8a8e2da8d686510e9a8d81c6c 100644 (file)
 
 DECLARE_GLOBAL_DATA_PTR;
 
-static struct pci_controller x86_hose;
-
-int pci_early_init_hose(struct pci_controller **hosep)
-{
-       struct pci_controller *hose;
-
-       hose = calloc(1, sizeof(struct pci_controller));
-       if (!hose)
-               return -ENOMEM;
-
-       board_pci_setup_hose(hose);
-       pci_setup_type1(hose);
-       hose->last_busno = pci_hose_scan(hose);
-       gd->hose = hose;
-       *hosep = hose;
-
-       return 0;
-}
-
-__weak int board_pci_pre_scan(struct pci_controller *hose)
-{
-       return 0;
-}
-
-__weak int board_pci_post_scan(struct pci_controller *hose)
-{
-       return 0;
-}
-
-void pci_init_board(void)
-{
-       struct pci_controller *hose = &x86_hose;
-
-       /* Stop using the early hose */
-       gd->hose = NULL;
-
-       board_pci_setup_hose(hose);
-       pci_setup_type1(hose);
-       pci_register_hose(hose);
-
-       board_pci_pre_scan(hose);
-       hose->last_busno = pci_hose_scan(hose);
-       board_pci_post_scan(hose);
-}
-
-static struct pci_controller *get_hose(void)
-{
-       if (gd->hose)
-               return gd->hose;
-
-       return pci_bus_to_hose(0);
-}
-
-unsigned int x86_pci_read_config8(pci_dev_t dev, unsigned where)
-{
-       uint8_t value;
-
-       pci_hose_read_config_byte(get_hose(), dev, where, &value);
-
-       return value;
-}
-
-unsigned int x86_pci_read_config16(pci_dev_t dev, unsigned where)
-{
-       uint16_t value;
-
-       pci_hose_read_config_word(get_hose(), dev, where, &value);
-
-       return value;
-}
-
-unsigned int x86_pci_read_config32(pci_dev_t dev, unsigned where)
-{
-       uint32_t value;
-
-       pci_hose_read_config_dword(get_hose(), dev, where, &value);
-
-       return value;
-}
-
-void x86_pci_write_config8(pci_dev_t dev, unsigned where, unsigned value)
-{
-       pci_hose_write_config_byte(get_hose(), dev, where, value);
-}
-
-void x86_pci_write_config16(pci_dev_t dev, unsigned where, unsigned value)
-{
-       pci_hose_write_config_word(get_hose(), dev, where, value);
-}
-
-void x86_pci_write_config32(pci_dev_t dev, unsigned where, unsigned value)
-{
-       pci_hose_write_config_dword(get_hose(), dev, where, value);
-}
-
 int pci_x86_read_config(struct udevice *bus, pci_dev_t bdf, uint offset,
                        ulong *valuep, enum pci_size_t size)
 {
@@ -161,21 +66,23 @@ void pci_assign_irqs(int bus, int device, u8 irq[4])
 
        for (func = 0; func < 8; func++) {
                bdf = PCI_BDF(bus, device, func);
-               vendor = x86_pci_read_config16(bdf, PCI_VENDOR_ID);
+               pci_read_config16(bdf, PCI_VENDOR_ID, &vendor);
                if (vendor == 0xffff || vendor == 0x0000)
                        continue;
 
-               pin = x86_pci_read_config8(bdf, PCI_INTERRUPT_PIN);
+               pci_read_config8(bdf, PCI_INTERRUPT_PIN, &pin);
 
                /* PCI spec says all values except 1..4 are reserved */
                if ((pin < 1) || (pin > 4))
                        continue;
 
                line = irq[pin - 1];
+               if (!line)
+                       continue;
 
                debug("Assigning IRQ %d to PCI device %d.%x.%d (INT%c)\n",
                      line, bus, device, func, 'A' + pin - 1);
 
-               x86_pci_write_config8(bdf, PCI_INTERRUPT_LINE, line);
+               pci_write_config8(bdf, PCI_INTERRUPT_LINE, line);
        }
 }