]> git.sur5r.net Git - u-boot/commit
ppc/85xx: Fix LCRR_CLKDIV defines
authorKumar Gala <galak@kernel.crashing.org>
Wed, 16 Sep 2009 03:21:58 +0000 (22:21 -0500)
committerTom Rix <Tom.Rix@windriver.com>
Sat, 3 Oct 2009 14:04:33 +0000 (09:04 -0500)
commit68f9c1e754bd3c68495d0952c29853035c59e60a
tree5127b23bc93990603b0c2c28bea45c24ee054e2c
parentd4b5d60d2ae39c1d74b78e8b8f4f1ddd29c7953b
ppc/85xx: Fix LCRR_CLKDIV defines

For some reason the CLKDIV field varies between SoC in how it interprets
the bit values.

All 83xx and early (e500v1) PQ3 devices support:
 clk/2: CLKDIV = 2
 clk/4: CLKDIV = 4
 clk/8: CLKDIV = 8

Newer PQ3 (e500v2) and MPC86xx support:
 clk/4: CLKDIV = 2
 clk/8: CLKDIV = 4
 clk/16: CLKDIV = 8

Ensure that the MPC86xx and MPC85xx still get the same behavior and make
the defines reflect their logical view (not the value of the field).

Signed-off-by: Kumar Gala <galak@kernel.crashing.org>
Acked-by: Peter Tyser <ptyser@xes-inc.com>
include/asm-ppc/fsl_lbc.h
include/configs/XPEDITE5170.h
include/configs/XPEDITE5200.h
include/configs/XPEDITE5370.h