]> git.sur5r.net Git - u-boot/commitdiff
armv8: fsl-layerscape: Increase L2 Data RAM latency and L2 Tag RAM latency
authorMingkai Hu <mingkai.hu@nxp.com>
Wed, 7 Sep 2016 09:56:08 +0000 (17:56 +0800)
committerYork Sun <york.sun@nxp.com>
Wed, 14 Sep 2016 21:10:02 +0000 (14:10 -0700)
According to design specification, the L2 cache operates at the same
frequency as the A72 CPUs in the cluster with a 3-cycle latency, so
increase the L2 Data RAM and Tag RAM latency to 3 cycles, or else,
will run into different call trace issues.

Signed-off-by: Mingkai Hu <mingkai.hu@nxp.com>
Signed-off-by: Gong Qianyu <Qianyu.Gong@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
arch/arm/cpu/armv8/fsl-layerscape/lowlevel.S

index 5af6b73bc9e8dab0bb32edff6b9653ac49b8e1c0..6451a36e54a0f2a28694882695ad4224cfac0d78 100644 (file)
@@ -179,6 +179,21 @@ ENTRY(lowlevel_init)
        isb
        dsb     sy
 #endif
+
+#ifdef CONFIG_LS1046A
+       /* Initialize the L2 RAM latency */
+       mrs   x1, S3_1_c11_c0_2
+       mov   x0, #0x1C7
+       /* Clear L2 Tag RAM latency and L2 Data RAM latency */
+       bic   x1, x1, x0
+       /* Set L2 data ram latency bits [2:0] */
+       orr   x1, x1, #0x2
+       /* set L2 tag ram latency bits [8:6] */
+       orr   x1,  x1, #0x80
+       msr   S3_1_c11_c0_2, x1
+       isb
+#endif
+
        mov     lr, x29                 /* Restore LR */
        ret
 ENDPROC(lowlevel_init)