msr_write(MSR_PP1_CURRENT_CONFIG, msr);
}
-static int configure_thermal_target(void)
+static int configure_thermal_target(struct udevice *dev)
{
int tcc_offset;
msr_t msr;
- int node;
- /* Find pointer to CPU configuration */
- node = fdtdec_next_compatible(gd->fdt_blob, 0,
- COMPAT_INTEL_MODEL_206AX);
- if (node < 0)
- return -ENOENT;
- tcc_offset = fdtdec_get_int(gd->fdt_blob, node, "tcc-offset", 0);
+ tcc_offset = fdtdec_get_int(gd->fdt_blob, dev->of_offset, "tcc-offset",
+ 0);
/* Set TCC activaiton offset if supported */
msr = msr_read(MSR_PLATFORM_INFO);
static unsigned ehci_debug_addr;
#endif
-static int model_206ax_init(void)
+static int model_206ax_init(struct udevice *dev)
{
int ret;
configure_misc();
/* Thermal throttle activation offset */
- ret = configure_thermal_target();
+ ret = configure_thermal_target(dev);
if (ret) {
debug("Cannot set thermal target\n");
return ret;
static int model_206ax_get_info(struct udevice *dev, struct cpu_info *info)
{
+ msr_t msr;
+
+ msr = msr_read(IA32_PERF_CTL);
+ info->cpu_freq = ((msr.lo >> 8) & 0xff) * SANDYBRIDGE_BCLK * 1000000;
info->features = 1 << CPU_FEAT_L1_CACHE | 1 << CPU_FEAT_MMU;
return 0;
static int cpu_x86_model_206ax_probe(struct udevice *dev)
{
if (dev->seq == 0)
- model_206ax_init();
+ model_206ax_init(dev);
return 0;
}