]> git.sur5r.net Git - u-boot/commitdiff
ARM: armada100: reduce dependence of including platform file
authorLei Wen <[leiwen@marvell.com]>
Tue, 18 Oct 2011 14:20:48 +0000 (19:50 +0530)
committerAlbert ARIBAUD <albert.u.boot@aribaud.net>
Thu, 27 Oct 2011 19:56:33 +0000 (21:56 +0200)
For files like the drivers/serial/serial.c, it must include the
platform file, as the CONFIG_SYS_NS16550_COM1 must reference to the
definition in the platform definition files.

Include the platform definition file in the config file, so that it
would decouple the dependence for the driver files.

Updated cpu.h to remove build errors for gplugd board (by prafulla)

Signed-off-by: Lei Wen <leiwen@marvell.com>
Signed-off-by: Prafulla Wadaskar <prafulla@marvell.com>
arch/arm/cpu/arm926ejs/armada100/cpu.c
arch/arm/cpu/arm926ejs/armada100/dram.c
arch/arm/cpu/arm926ejs/armada100/timer.c
arch/arm/include/asm/arch-armada100/armada100.h
arch/arm/include/asm/arch-armada100/config.h
arch/arm/include/asm/arch-armada100/cpu.h
board/Marvell/aspenite/aspenite.c

index c21938e31fa28fc9269e771856c82d1bbb235655..14121a08f832877bfa618f7b624346ad9753c20b 100644 (file)
@@ -24,8 +24,8 @@
  */
 
 #include <common.h>
+#include <asm/arch/cpu.h>
 #include <asm/arch/armada100.h>
-#include <asm/io.h>
 
 #define UARTCLK14745KHZ        (APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(1))
 #define SET_MRVL_ID    (1<<8)
index eacec2386dfdf316dfeb8f32b40b8e27976e785a..860900456531dd865a1a3c6d4885c814a5756e4f 100644 (file)
@@ -24,6 +24,7 @@
  */
 
 #include <common.h>
+#include <asm/io.h>
 #include <asm/arch/armada100.h>
 
 DECLARE_GLOBAL_DATA_PTR;
index 82a6d7b72dc8f5ee644049ed83e2f28fe7e43d64..fbade4b45961515c1fdc1ef06629016d1b80dfae 100644 (file)
@@ -24,6 +24,7 @@
  */
 
 #include <common.h>
+#include <asm/arch/cpu.h>
 #include <asm/arch/armada100.h>
 
 /*
index a8181b68db851035d0a7b9753e3ffa58e6eabd0f..0ed3a8ea5263ee015ae595c71d3328f6116c71ab 100644 (file)
 #ifndef _ASM_ARCH_ARMADA100_H
 #define _ASM_ARCH_ARMADA100_H
 
-#ifndef __ASSEMBLY__
-#include <asm/types.h>
-#include <asm/io.h>
-#endif /* __ASSEMBLY__ */
-
 #if defined (CONFIG_ARMADA100)
-#include <asm/arch/cpu.h>
 
 /* Common APB clock register bit definitions */
 #define APBC_APBCLK     (1<<0)  /* APB Bus Clock Enable */
 #define ARMD1_APMU_BASE                0xD4282800
 #define ARMD1_CPU_BASE         0xD4282C00
 
-/*
- * Main Power Management (MPMU) Registers
- * Refer Datasheet Appendix A.8
- */
-struct armd1mpmu_registers {
-       u8 pad0[0x08 - 0x00];
-       u32 fccr;       /*0x0008*/
-       u32 pocr;       /*0x000c*/
-       u32 posr;       /*0x0010*/
-       u32 succr;      /*0x0014*/
-       u8 pad1[0x030 - 0x014 - 4];
-       u32 gpcr;       /*0x0030*/
-       u8 pad2[0x200 - 0x030 - 4];
-       u32 wdtpcr;     /*0x0200*/
-       u8 pad3[0x1000 - 0x200 - 4];
-       u32 apcr;       /*0x1000*/
-       u32 apsr;       /*0x1004*/
-       u8 pad4[0x1020 - 0x1004 - 4];
-       u32 aprr;       /*0x1020*/
-       u32 acgr;       /*0x1024*/
-       u32 arsr;       /*0x1028*/
-};
-
-/*
- * Application Subsystem Power Management
- * Refer Datasheet Appendix A.9
- */
-struct armd1apmu_registers {
-       u32 pcr;                /* 0x000 */
-       u32 ccr;                /* 0x004 */
-       u32 pad1;
-       u32 ccsr;               /* 0x00C */
-       u32 fc_timer;           /* 0x010 */
-       u32 pad2;
-       u32 ideal_cfg;          /* 0x018 */
-       u8 pad3[0x04C - 0x018 - 4];
-       u32 lcdcrc;             /* 0x04C */
-       u32 cciccrc;            /* 0x050 */
-       u32 sd1crc;             /* 0x054 */
-       u32 sd2crc;             /* 0x058 */
-       u32 usbcrc;             /* 0x05C */
-       u32 nfccrc;             /* 0x060 */
-       u32 dmacrc;             /* 0x064 */
-       u32 pad4;
-       u32 buscrc;             /* 0x06C */
-       u8 pad5[0x07C - 0x06C - 4];
-       u32 wake_clr;           /* 0x07C */
-       u8 pad6[0x090 - 0x07C - 4];
-       u32 core_status;        /* 0x090 */
-       u32 rfsc;               /* 0x094 */
-       u32 imr;                /* 0x098 */
-       u32 irwc;               /* 0x09C */
-       u32 isr;                /* 0x0A0 */
-       u8 pad7[0x0B0 - 0x0A0 - 4];
-       u32 mhst;               /* 0x0B0 */
-       u32 msr;                /* 0x0B4 */
-       u8 pad8[0x0C0 - 0x0B4 - 4];
-       u32 msst;               /* 0x0C0 */
-       u32 pllss;              /* 0x0C4 */
-       u32 smb;                /* 0x0C8 */
-       u32 gccrc;              /* 0x0CC */
-       u8 pad9[0x0D4 - 0x0CC - 4];
-       u32 smccrc;             /* 0x0D4 */
-       u32 pad10;
-       u32 xdcrc;              /* 0x0DC */
-       u32 sd3crc;             /* 0x0E0 */
-       u32 sd4crc;             /* 0x0E4 */
-       u8 pad11[0x0F0 - 0x0E4 - 4];
-       u32 cfcrc;              /* 0x0F0 */
-       u32 mspcrc;             /* 0x0F4 */
-       u32 cmucrc;             /* 0x0F8 */
-       u32 fecrc;              /* 0x0FC */
-       u32 pciecrc;            /* 0x100 */
-       u32 epdcrc;             /* 0x104 */
-};
-
-/*
- * APB1 Clock Reset/Control Registers
- * Refer Datasheet Appendix A.10
- */
-struct armd1apb1_registers {
-       u32 uart1;      /*0x000*/
-       u32 uart2;      /*0x004*/
-       u32 gpio;       /*0x008*/
-       u32 pwm1;       /*0x00c*/
-       u32 pwm2;       /*0x010*/
-       u32 pwm3;       /*0x014*/
-       u32 pwm4;       /*0x018*/
-       u8 pad0[0x028 - 0x018 - 4];
-       u32 rtc;        /*0x028*/
-       u32 twsi0;      /*0x02c*/
-       u32 kpc;        /*0x030*/
-       u32 timers;     /*0x034*/
-       u8 pad1[0x03c - 0x034 - 4];
-       u32 aib;        /*0x03c*/
-       u32 sw_jtag;    /*0x040*/
-       u32 timer1;     /*0x044*/
-       u32 onewire;    /*0x048*/
-       u8 pad2[0x050 - 0x048 - 4];
-       u32 asfar;      /*0x050 AIB Secure First Access Reg*/
-       u32 assar;      /*0x054 AIB Secure Second Access Reg*/
-       u8 pad3[0x06c - 0x054 - 4];
-       u32 twsi1;      /*0x06c*/
-       u32 uart3;      /*0x070*/
-       u8 pad4[0x07c - 0x070 - 4];
-       u32 timer2;     /*0x07C*/
-       u8 pad5[0x084 - 0x07c - 4];
-       u32 ac97;       /*0x084*/
-};
-
-/*
-* APB2 Clock Reset/Control Registers
-* Refer Datasheet Appendix A.11
-*/
-struct armd1apb2_registers {
-       u32 pad1[0x01C - 0x000];
-       u32 ssp1_clkrst;                /* 0x01C */
-       u32 ssp2_clkrst;                /* 0x020 */
-       u32 pad2[0x04C - 0x020 - 4];
-       u32 ssp3_clkrst;                /* 0x04C */
-       u32 pad3[0x058 - 0x04C - 4];
-       u32 ssp4_clkrst;                /* 0x058 */
-       u32 ssp5_clkrst;                /* 0x05C */
-};
-
 #endif /* CONFIG_ARMADA100 */
 #endif /* _ASM_ARCH_ARMADA100_H */
index 1126b38a27b6c6f277a088bf2196a0477c5ecd31..d2094e5303a55256d2a9c40a8e4b29f26c652508 100644 (file)
@@ -31,6 +31,7 @@
 #ifndef _ARMD1_CONFIG_H
 #define _ARMD1_CONFIG_H
 
+#include <asm/arch/armada100.h>
 #define CONFIG_ARM926EJS       1       /* Basic Architecture */
 
 #define CONFIG_SYS_TCLK                (14745600)      /* NS16550 clk config */
index 0518a6a4b0ef3ee06f15f6ffb75203f17db68c99..da4277327d3546a90fcaaa8753af2694bf77308e 100644 (file)
 #include <asm/io.h>
 #include <asm/system.h>
 
+/*
+ * Main Power Management (MPMU) Registers
+ * Refer Datasheet Appendix A.8
+ */
+struct armd1mpmu_registers {
+       u8 pad0[0x08 - 0x00];
+       u32 fccr;       /*0x0008*/
+       u32 pocr;       /*0x000c*/
+       u32 posr;       /*0x0010*/
+       u32 succr;      /*0x0014*/
+       u8 pad1[0x030 - 0x014 - 4];
+       u32 gpcr;       /*0x0030*/
+       u8 pad2[0x200 - 0x030 - 4];
+       u32 wdtpcr;     /*0x0200*/
+       u8 pad3[0x1000 - 0x200 - 4];
+       u32 apcr;       /*0x1000*/
+       u32 apsr;       /*0x1004*/
+       u8 pad4[0x1020 - 0x1004 - 4];
+       u32 aprr;       /*0x1020*/
+       u32 acgr;       /*0x1024*/
+       u32 arsr;       /*0x1028*/
+};
+
+/*
+ * Application Subsystem Power Management
+ * Refer Datasheet Appendix A.9
+ */
+struct armd1apmu_registers {
+       u32 pcr;                /* 0x000 */
+       u32 ccr;                /* 0x004 */
+       u32 pad1;
+       u32 ccsr;               /* 0x00C */
+       u32 fc_timer;           /* 0x010 */
+       u32 pad2;
+       u32 ideal_cfg;          /* 0x018 */
+       u8 pad3[0x04C - 0x018 - 4];
+       u32 lcdcrc;             /* 0x04C */
+       u32 cciccrc;            /* 0x050 */
+       u32 sd1crc;             /* 0x054 */
+       u32 sd2crc;             /* 0x058 */
+       u32 usbcrc;             /* 0x05C */
+       u32 nfccrc;             /* 0x060 */
+       u32 dmacrc;             /* 0x064 */
+       u32 pad4;
+       u32 buscrc;             /* 0x06C */
+       u8 pad5[0x07C - 0x06C - 4];
+       u32 wake_clr;           /* 0x07C */
+       u8 pad6[0x090 - 0x07C - 4];
+       u32 core_status;        /* 0x090 */
+       u32 rfsc;               /* 0x094 */
+       u32 imr;                /* 0x098 */
+       u32 irwc;               /* 0x09C */
+       u32 isr;                /* 0x0A0 */
+       u8 pad7[0x0B0 - 0x0A0 - 4];
+       u32 mhst;               /* 0x0B0 */
+       u32 msr;                /* 0x0B4 */
+       u8 pad8[0x0C0 - 0x0B4 - 4];
+       u32 msst;               /* 0x0C0 */
+       u32 pllss;              /* 0x0C4 */
+       u32 smb;                /* 0x0C8 */
+       u32 gccrc;              /* 0x0CC */
+       u8 pad9[0x0D4 - 0x0CC - 4];
+       u32 smccrc;             /* 0x0D4 */
+       u32 pad10;
+       u32 xdcrc;              /* 0x0DC */
+       u32 sd3crc;             /* 0x0E0 */
+       u32 sd4crc;             /* 0x0E4 */
+       u8 pad11[0x0F0 - 0x0E4 - 4];
+       u32 cfcrc;              /* 0x0F0 */
+       u32 mspcrc;             /* 0x0F4 */
+       u32 cmucrc;             /* 0x0F8 */
+       u32 fecrc;              /* 0x0FC */
+       u32 pciecrc;            /* 0x100 */
+       u32 epdcrc;             /* 0x104 */
+};
+
+/*
+ * APB1 Clock Reset/Control Registers
+ * Refer Datasheet Appendix A.10
+ */
+struct armd1apb1_registers {
+       u32 uart1;      /*0x000*/
+       u32 uart2;      /*0x004*/
+       u32 gpio;       /*0x008*/
+       u32 pwm1;       /*0x00c*/
+       u32 pwm2;       /*0x010*/
+       u32 pwm3;       /*0x014*/
+       u32 pwm4;       /*0x018*/
+       u8 pad0[0x028 - 0x018 - 4];
+       u32 rtc;        /*0x028*/
+       u32 twsi0;      /*0x02c*/
+       u32 kpc;        /*0x030*/
+       u32 timers;     /*0x034*/
+       u8 pad1[0x03c - 0x034 - 4];
+       u32 aib;        /*0x03c*/
+       u32 sw_jtag;    /*0x040*/
+       u32 timer1;     /*0x044*/
+       u32 onewire;    /*0x048*/
+       u8 pad2[0x050 - 0x048 - 4];
+       u32 asfar;      /*0x050 AIB Secure First Access Reg*/
+       u32 assar;      /*0x054 AIB Secure Second Access Reg*/
+       u8 pad3[0x06c - 0x054 - 4];
+       u32 twsi1;      /*0x06c*/
+       u32 uart3;      /*0x070*/
+       u8 pad4[0x07c - 0x070 - 4];
+       u32 timer2;     /*0x07C*/
+       u8 pad5[0x084 - 0x07c - 4];
+       u32 ac97;       /*0x084*/
+};
+
+/*
+* APB2 Clock Reset/Control Registers
+* Refer Datasheet Appendix A.11
+*/
+struct armd1apb2_registers {
+       u32 pad1[0x01C - 0x000];
+       u32 ssp1_clkrst;                /* 0x01C */
+       u32 ssp2_clkrst;                /* 0x020 */
+       u32 pad2[0x04C - 0x020 - 4];
+       u32 ssp3_clkrst;                /* 0x04C */
+       u32 pad3[0x058 - 0x04C - 4];
+       u32 ssp4_clkrst;                /* 0x058 */
+       u32 ssp5_clkrst;                /* 0x05C */
+};
+
 /*
  * CPU Interface Registers
  * Refer Datasheet Appendix A.2
index 34ac7aa55339395dafda9b320717af52d74bbabd..3be33bf7730ae1c91adeb4e1f007a59c9a79f486 100644 (file)
@@ -25,6 +25,7 @@
 
 #include <common.h>
 #include <mvmfp.h>
+#include <asm/arch/cpu.h>
 #include <asm/arch/mfp.h>
 #include <asm/arch/armada100.h>