{
int ret;
struct zynq_gem_priv *priv = dev->priv;
+ struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
const u32 supported = SUPPORTED_10baseT_Half |
SUPPORTED_10baseT_Full |
SUPPORTED_100baseT_Half |
SUPPORTED_1000baseT_Half |
SUPPORTED_1000baseT_Full;
+ /* Enable only MDIO bus */
+ writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s->nwctrl);
+
ret = phy_detection(dev);
if (ret) {
printf("GEM PHY init failed\n");
static int zynq_gem_init(struct eth_device *dev, bd_t *bis)
{
u32 i;
- int ret;
unsigned long clk_rate = 0;
struct zynq_gem_regs *regs = (struct zynq_gem_regs *)dev->iobase;
struct zynq_gem_priv *priv = dev->priv;
priv->init++;
}
- ret = zynq_phy_init(dev);
- if (ret)
- return ret;
-
phy_startup(priv->phydev);
if (!priv->phydev->link) {
int zynq_gem_initialize(bd_t *bis, phys_addr_t base_addr,
int phy_addr, u32 emio)
{
+ int ret;
struct eth_device *dev;
struct zynq_gem_priv *priv;
void *bd_space;
miiphy_register(dev->name, zynq_gem_miiphyread, zynq_gem_miiphy_write);
priv->bus = miiphy_get_dev_by_name(dev->name);
+ ret = zynq_phy_init(dev);
+ if (ret)
+ return ret;
+
return 1;
}