]> git.sur5r.net Git - u-boot/commitdiff
85xx/p1_p2_rdb: Modify the CLK_CTRL value for DDR at 667MHz
authorPoonam Aggrwal <poonam.aggrwal@freescale.com>
Wed, 23 Jun 2010 14:02:28 +0000 (19:32 +0530)
committerWolfgang Denk <wd@denx.de>
Tue, 29 Jun 2010 19:01:07 +0000 (21:01 +0200)
Use a slighly larger value of CLK_CTRL for DDR at 667MHz
which fixes random crashes while linux booting.

Applicable for both NAND and NOR boot.

Signed-off-by: Sandeep Gopalpet <sandeep.kumar@freescale.com>
Signed-off-by: Poonam Aggrwal <poonam.aggrwal@freescale.com>
Acked-by: Andy Fleming <afleming@freescale.com>
board/freescale/p1_p2_rdb/ddr.c

index fccc4f8f5891e85447afd35bf42cc3d9945d7ba4..15b46b0da153b6b2fd957ce7a578203304d5c790 100644 (file)
@@ -76,7 +76,7 @@ extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
 #define CONFIG_SYS_DDR_TIMING_0_667    0x55770802
 #define CONFIG_SYS_DDR_TIMING_1_667    0x5f599543
 #define CONFIG_SYS_DDR_TIMING_2_667    0x0fa074d1
-#define CONFIG_SYS_DDR_CLK_CTRL_667    0x02800000
+#define CONFIG_SYS_DDR_CLK_CTRL_667    0x03000000
 #define CONFIG_SYS_DDR_MODE_1_667      0x00040852
 #define CONFIG_SYS_DDR_MODE_2_667      0x00000000
 #define CONFIG_SYS_DDR_INTERVAL_667    0x0a280100