]> git.sur5r.net Git - u-boot/commitdiff
ARM: DT: stm32f7: add qspi pin contol node
authorVikas Manocha <vikas.manocha@st.com>
Sun, 12 Feb 2017 18:25:53 +0000 (10:25 -0800)
committerTom Rini <trini@konsulko.com>
Fri, 17 Mar 2017 18:15:16 +0000 (14:15 -0400)
It also removes the qspi pin configuration done during the
board initialization.

Signed-off-by: Vikas Manocha <vikas.manocha@st.com>
arch/arm/dts/stm32f746-disco.dts
arch/arm/dts/stm32f746.dtsi
board/st/stm32f746-disco/stm32f746-disco.c

index 3d6002f453d8996377cd48abb7921c1948a2b7b8..07e0ca70210099e71dc830d1932e5c7993197db9 100644 (file)
@@ -93,6 +93,7 @@
 };
 
 &qspi {
+       pinctrl-0 = <&qspi_pins>;
        status = "okay";
 
        qflash0: n25q128a {
index 431e79c3068654645b247c91cc1aa61c44419b0e..b2b0b5f09928ca53cfb4684b97bdaba2a162f7c8 100644 (file)
                                        slew-rate = <2>;
                                };
                        };
+                       qspi_pins: qspi@0{
+                               pins {
+                                       pinmux = <STM32F746_PB2_FUNC_QUADSPI_CLK>,
+                                                <STM32F746_PB6_FUNC_QUADSPI_BK1_NCS>,
+                                                <STM32F746_PD11_FUNC_QUADSPI_BK1_IO0>,
+                                                <STM32F746_PD12_FUNC_QUADSPI_BK1_IO1>,
+                                                <STM32F746_PD13_FUNC_QUADSPI_BK1_IO3>,
+                                                <STM32F746_PE2_FUNC_QUADSPI_BK1_IO2>;
+                                       slew-rate = <2>;
+                               };
+                       };
                };
        };
 };
index 8343f82ab55140126065a968de30c7419f375b1c..fdad8d13a7c737e14622e85404486bedd320b064 100644 (file)
@@ -262,55 +262,12 @@ static int stmmac_setup(void)
 #endif
 
 #ifdef CONFIG_STM32_QSPI
-const struct stm32_gpio_ctl gpio_ctl_qspi_9 = {
-       .mode = STM32_GPIO_MODE_AF,
-       .otype = STM32_GPIO_OTYPE_PP,
-       .speed = STM32_GPIO_SPEED_100M,
-       .pupd = STM32_GPIO_PUPD_NO,
-       .af = STM32_GPIO_AF9
-};
-
-const struct stm32_gpio_ctl gpio_ctl_qspi_10 = {
-       .mode = STM32_GPIO_MODE_AF,
-       .otype = STM32_GPIO_OTYPE_PP,
-       .speed = STM32_GPIO_SPEED_100M,
-       .pupd = STM32_GPIO_PUPD_NO,
-       .af = STM32_GPIO_AF10
-};
-
-static const struct stm32_gpio_dsc qspi_af9_gpio[] = {
-       {STM32_GPIO_PORT_B, STM32_GPIO_PIN_2},  /* QUADSPI_CLK */
-       {STM32_GPIO_PORT_D, STM32_GPIO_PIN_11}, /* QUADSPI_BK1_IO0 */
-       {STM32_GPIO_PORT_D, STM32_GPIO_PIN_12}, /* QUADSPI_BK1_IO1 */
-       {STM32_GPIO_PORT_D, STM32_GPIO_PIN_13}, /* QUADSPI_BK1_IO3 */
-       {STM32_GPIO_PORT_E, STM32_GPIO_PIN_2},  /* QUADSPI_BK1_IO2 */
-};
-
-static const struct stm32_gpio_dsc qspi_af10_gpio[] = {
-       {STM32_GPIO_PORT_B, STM32_GPIO_PIN_6},  /* QUADSPI_BK1_NCS */
-};
 
 static int qspi_setup(void)
 {
-       int res = 0;
-       int i;
-
        clock_setup(GPIO_B_CLOCK_CFG);
        clock_setup(GPIO_D_CLOCK_CFG);
        clock_setup(GPIO_E_CLOCK_CFG);
-
-       for (i = 0; i < ARRAY_SIZE(qspi_af9_gpio); i++) {
-               res = stm32_gpio_config(&qspi_af9_gpio[i], &gpio_ctl_qspi_9);
-               if (res)
-                       return res;
-       }
-
-       for (i = 0; i < ARRAY_SIZE(qspi_af10_gpio); i++) {
-               res = stm32_gpio_config(&qspi_af10_gpio[i], &gpio_ctl_qspi_10);
-               if (res)
-                       return res;
-       }
-
        return 0;
 }
 #endif