]> git.sur5r.net Git - u-boot/commitdiff
rockchip: dts: rk3328: add ehci and ohci node and enable host0 port
authorMeng Dongyang <daniel.meng@rock-chips.com>
Wed, 17 May 2017 10:21:46 +0000 (18:21 +0800)
committerSimon Glass <sjg@chromium.org>
Wed, 7 Jun 2017 13:29:21 +0000 (07:29 -0600)
Signed-off-by: Meng Dongyang <daniel.meng@rock-chips.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
arch/arm/dts/rk3328-evb.dts
arch/arm/dts/rk3328.dtsi

index 01794edd5cffe3dd68f78fd073259058e0225cca..9920935b008dda1b0f3a32461f9b56cbeaa49787 100644 (file)
        pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
        status = "okay";
 };
+
+&usb_host0_ehci {
+       status = "okay";
+};
+
+&usb_host0_ohci {
+       status = "okay";
+};
index 8a98ee3a4fc65a7d3a16d56b4673549c25add68a..e1219c3dc295e61087931a23d28b60c2fe344d38 100644 (file)
                status = "disabled";
        };
 
+       usb_host0_ehci: usb@ff5c0000 {
+               compatible = "generic-ehci";
+               reg = <0x0 0xff5c0000 0x0 0x10000>;
+               interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
+               status = "disabled";
+       };
+
+       usb_host0_ohci: usb@ff5d0000 {
+               compatible = "generic-ohci";
+               reg = <0x0 0xff5d0000 0x0 0x10000>;
+               interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
+               status = "disabled";
+       };
+
        sdmmc_ext: rksdmmc@ff5f0000 {
                compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc";
                reg = <0x0 0xff5f0000 0x0 0x4000>;