]> git.sur5r.net Git - u-boot/commitdiff
x86: baytrail: Add internal UART ASL description
authorBin Meng <bmeng.cn@gmail.com>
Wed, 11 May 2016 14:45:10 +0000 (07:45 -0700)
committerBin Meng <bmeng.cn@gmail.com>
Mon, 23 May 2016 07:18:00 +0000 (15:18 +0800)
BayTrail integrates an internal ns15550 compatible UART (PNP0501).
Its IRQ is hardwired to IRQ3 in old revision chipset, but in newer
revision one IRQ4 is being used for ISA compatibility. Handle this
correctly in the ASL file.

Linux does not need this ASL, but Windows need this to correctly
discover a COM port existing in the system so that Windows can
show it in the 'Device Manager' window, and expose this COM port
to any terminal emulation application.

Signed-off-by: Bin Meng <bmeng.cn@gmail.com>
Reviewed-by: Simon Glass <sjg@chromium.org>
arch/x86/include/asm/arch-baytrail/acpi/irqlinks.asl
arch/x86/include/asm/arch-baytrail/acpi/lpc.asl

index aa7208529c712a05a48564771b356afa23a78b3c..0affa2335c842fb9832f7d80d2de29d0c30d1cbd 100644 (file)
@@ -21,6 +21,10 @@ Scope (\)
                PRTF, 8,
                PRTG, 8,
                PRTH, 8,
+               Offset (0x88),
+                   , 3,
+               UI3E, 1,
+               UI4E, 1
        }
 }
 
index 1dca9770c56b6ee4345d1e9fab772aee96746d41..385671c9688167d17fd43eb15ddef716212adfc7 100644 (file)
@@ -14,6 +14,15 @@ Device (LPCB)
 {
        Name(_ADR, 0x001f0000)
 
+       OperationRegion(LPC0, PCI_Config, 0x00, 0x100)
+       Field(LPC0, AnyAcc, NoLock, Preserve) {
+               Offset(0x08),
+               SRID, 8,
+               Offset(0x80),
+               C1EN, 1,
+               Offset(0x84)
+       }
+
        #include "irqlinks.asl"
 
        /* Firmware Hub */
@@ -81,6 +90,57 @@ Device (LPCB)
                }
        }
 
+       /* Internal UART */
+       Device (IURT)
+       {
+               Name(_HID, EISAID("PNP0501"))
+               Name(_UID, 1)
+
+               Method(_STA, 0, Serialized)
+               {
+                       /*
+                        * TODO:
+                        *
+                        * Need to hide the internal UART depending on whether
+                        * internal UART is enabled or not so that external
+                        * SuperIO UART can be exposed to system.
+                        */
+                       Store(1, UI3E)
+                       Store(1, UI4E)
+                       Store(1, C1EN)
+                       Return (STA_VISIBLE)
+
+               }
+
+               Method(_DIS, 0, Serialized)
+               {
+                       Store(0, UI3E)
+                       Store(0, UI4E)
+                       Store(0, C1EN)
+               }
+
+               Method(_CRS, 0, Serialized)
+               {
+                       Name(BUF0, ResourceTemplate()
+                       {
+                               IO(Decode16, 0x03f8, 0x03f8, 0x01, 0x08)
+                               IRQNoFlags() { 3 }
+                       })
+
+                       Name(BUF1, ResourceTemplate()
+                       {
+                               IO(Decode16, 0x03f8, 0x03f8, 0x01, 0x08)
+                               IRQNoFlags() { 4 }
+                       })
+
+                       If (LLessEqual(SRID, 0x04)) {
+                               Return (BUF0)
+                       } Else {
+                               Return (BUF1)
+                       }
+               }
+       }
+
        /* Real Time Clock */
        Device (RTC)
        {