]> git.sur5r.net Git - freertos/blob - FreeRTOS/Demo/CORTEX_STM32F103_Keil/timertest.c
Add additional critical section to the default tickless implementations.
[freertos] / FreeRTOS / Demo / CORTEX_STM32F103_Keil / timertest.c
1 /*\r
2     FreeRTOS V7.5.2 - Copyright (C) 2013 Real Time Engineers Ltd.\r
3 \r
4     VISIT http://www.FreeRTOS.org TO ENSURE YOU ARE USING THE LATEST VERSION.\r
5 \r
6     ***************************************************************************\r
7      *                                                                       *\r
8      *    FreeRTOS provides completely free yet professionally developed,    *\r
9      *    robust, strictly quality controlled, supported, and cross          *\r
10      *    platform software that has become a de facto standard.             *\r
11      *                                                                       *\r
12      *    Help yourself get started quickly and support the FreeRTOS         *\r
13      *    project by purchasing a FreeRTOS tutorial book, reference          *\r
14      *    manual, or both from: http://www.FreeRTOS.org/Documentation        *\r
15      *                                                                       *\r
16      *    Thank you!                                                         *\r
17      *                                                                       *\r
18     ***************************************************************************\r
19 \r
20     This file is part of the FreeRTOS distribution.\r
21 \r
22     FreeRTOS is free software; you can redistribute it and/or modify it under\r
23     the terms of the GNU General Public License (version 2) as published by the\r
24     Free Software Foundation >>!AND MODIFIED BY!<< the FreeRTOS exception.\r
25 \r
26     >>! NOTE: The modification to the GPL is included to allow you to distribute\r
27     >>! a combined work that includes FreeRTOS without being obliged to provide\r
28     >>! the source code for proprietary components outside of the FreeRTOS\r
29     >>! kernel.\r
30 \r
31     FreeRTOS is distributed in the hope that it will be useful, but WITHOUT ANY\r
32     WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS\r
33     FOR A PARTICULAR PURPOSE.  Full license text is available from the following\r
34     link: http://www.freertos.org/a00114.html\r
35 \r
36     1 tab == 4 spaces!\r
37 \r
38     ***************************************************************************\r
39      *                                                                       *\r
40      *    Having a problem?  Start by reading the FAQ "My application does   *\r
41      *    not run, what could be wrong?"                                     *\r
42      *                                                                       *\r
43      *    http://www.FreeRTOS.org/FAQHelp.html                               *\r
44      *                                                                       *\r
45     ***************************************************************************\r
46 \r
47     http://www.FreeRTOS.org - Documentation, books, training, latest versions,\r
48     license and Real Time Engineers Ltd. contact details.\r
49 \r
50     http://www.FreeRTOS.org/plus - A selection of FreeRTOS ecosystem products,\r
51     including FreeRTOS+Trace - an indispensable productivity tool, a DOS\r
52     compatible FAT file system, and our tiny thread aware UDP/IP stack.\r
53 \r
54     http://www.OpenRTOS.com - Real Time Engineers ltd license FreeRTOS to High\r
55     Integrity Systems to sell under the OpenRTOS brand.  Low cost OpenRTOS\r
56     licenses offer ticketed support, indemnification and middleware.\r
57 \r
58     http://www.SafeRTOS.com - High Integrity Systems also provide a safety\r
59     engineered and independently SIL3 certified version for use in safety and\r
60     mission critical applications that require provable dependability.\r
61 \r
62     1 tab == 4 spaces!\r
63 */\r
64 \r
65 /* High speed timer test as described in main.c. */\r
66 \r
67 /* Scheduler includes. */\r
68 #include "FreeRTOS.h"\r
69 \r
70 /* Library includes. */\r
71 #include "stm32f10x_lib.h"\r
72 #include "stm32f10x_tim.h"\r
73 #include "stm32f10x_map.h"\r
74 \r
75 /* The set frequency of the interrupt.  Deviations from this are measured as\r
76 the jitter. */\r
77 #define timerINTERRUPT_FREQUENCY                ( ( unsigned portSHORT ) 20000 )\r
78 \r
79 /* The expected time between each of the timer interrupts - if the jitter was\r
80 zero. */\r
81 #define timerEXPECTED_DIFFERENCE_VALUE  ( configCPU_CLOCK_HZ / timerINTERRUPT_FREQUENCY )\r
82 \r
83 /* The highest available interrupt priority. */\r
84 #define timerHIGHEST_PRIORITY                   ( 0 )\r
85 \r
86 /* Misc defines. */\r
87 #define timerMAX_32BIT_VALUE                    ( 0xffffffffUL )\r
88 #define timerTIMER_1_COUNT_VALUE                ( * ( ( unsigned long * ) ( TIMER1_BASE + 0x48 ) ) )\r
89 \r
90 /* The number of interrupts to pass before we start looking at the jitter. */\r
91 #define timerSETTLE_TIME                        5\r
92 \r
93 /*-----------------------------------------------------------*/\r
94 \r
95 /*\r
96  * Configures the two timers used to perform the test.\r
97  */\r
98 void vSetupTimerTest( void );\r
99 \r
100 /* Interrupt handler in which the jitter is measured. */\r
101 void vTimer2IntHandler( void );\r
102 \r
103 /* Stores the value of the maximum recorded jitter between interrupts. */\r
104 volatile unsigned portSHORT usMaxJitter = 0;\r
105 \r
106 /*-----------------------------------------------------------*/\r
107 \r
108 void vSetupTimerTest( void )\r
109 {\r
110 unsigned long ulFrequency;\r
111 TIM_TimeBaseInitTypeDef  TIM_TimeBaseStructure;\r
112 NVIC_InitTypeDef NVIC_InitStructure;\r
113 \r
114 \r
115         /* Enable timer clocks */\r
116         RCC_APB1PeriphClockCmd( RCC_APB1Periph_TIM2, ENABLE );\r
117         RCC_APB1PeriphClockCmd( RCC_APB1Periph_TIM3, ENABLE );\r
118 \r
119         /* Initialise data. */\r
120         TIM_DeInit( TIM2 );\r
121         TIM_DeInit( TIM3 );\r
122         TIM_TimeBaseStructInit( &TIM_TimeBaseStructure );\r
123 \r
124         /* Time base configuration for timer 2 - which generates the interrupts. */\r
125         ulFrequency = configCPU_CLOCK_HZ / timerINTERRUPT_FREQUENCY;    \r
126         TIM_TimeBaseStructure.TIM_Period = ( unsigned portSHORT ) ( ulFrequency & 0xffffUL );\r
127         TIM_TimeBaseStructure.TIM_Prescaler = 0x0;\r
128         TIM_TimeBaseStructure.TIM_ClockDivision = 0x0;\r
129         TIM_TimeBaseStructure.TIM_CounterMode = TIM_CounterMode_Up;\r
130         TIM_TimeBaseInit( TIM2, &TIM_TimeBaseStructure );\r
131         TIM_ARRPreloadConfig( TIM2, ENABLE );\r
132 \r
133         \r
134         /* Configuration for timer 3 which is used as a high resolution time\r
135         measurement. */\r
136         TIM_TimeBaseStructure.TIM_Period = ( unsigned portSHORT ) 0xffff;\r
137         TIM_TimeBaseInit( TIM3, &TIM_TimeBaseStructure );\r
138         TIM_ARRPreloadConfig( TIM3, ENABLE );\r
139         \r
140         /* Enable TIM2 IT.  TIM3 does not generate an interrupt. */\r
141         NVIC_InitStructure.NVIC_IRQChannel = TIM2_IRQChannel;\r
142         NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;\r
143         NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = timerHIGHEST_PRIORITY;\r
144         NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;\r
145         NVIC_Init( &NVIC_InitStructure );       \r
146         TIM_ITConfig( TIM2, TIM_IT_Update, ENABLE );\r
147 \r
148         /* Finally, enable both timers. */\r
149         TIM_Cmd( TIM2, ENABLE );\r
150         TIM_Cmd( TIM3, ENABLE );\r
151 }\r
152 /*-----------------------------------------------------------*/\r
153 \r
154 void vTimer2IntHandler( void )\r
155 {\r
156 static unsigned portSHORT usLastCount = 0, usSettleCount = 0, usMaxDifference = 0;\r
157 unsigned portSHORT usThisCount, usDifference;\r
158 \r
159         /* Capture the free running timer 3 value as we enter the interrupt. */\r
160         usThisCount = TIM3->CNT;\r
161         \r
162         if( usSettleCount >= timerSETTLE_TIME )\r
163         {\r
164                 /* What is the difference between the timer value in this interrupt\r
165                 and the value from the last interrupt. */\r
166                 usDifference = usThisCount - usLastCount;\r
167 \r
168                 /* Store the difference in the timer values if it is larger than the\r
169                 currently stored largest value.  The difference over and above the\r
170                 expected difference will give the 'jitter' in the processing of these\r
171                 interrupts. */\r
172                 if( usDifference > usMaxDifference )\r
173                 {\r
174                         usMaxDifference = usDifference;\r
175                         usMaxJitter = usMaxDifference - timerEXPECTED_DIFFERENCE_VALUE;\r
176                 }\r
177         }\r
178         else\r
179         {\r
180                 /* Don't bother storing any values for the first couple of\r
181                 interrupts. */\r
182                 usSettleCount++;\r
183         }\r
184 \r
185         /* Remember what the timer value was this time through, so we can calculate\r
186         the difference the next time through. */\r
187         usLastCount = usThisCount;\r
188 \r
189     TIM_ClearITPendingBit( TIM2, TIM_IT_Update );\r
190 }\r
191 \r
192 \r
193 \r
194 \r
195 \r
196 \r
197 \r
198 \r