]> git.sur5r.net Git - freertos/blob - FreeRTOS/Demo/ColdFire_MCF52259_CodeWarrior/main.c
Add FreeRTOS-Plus directory.
[freertos] / FreeRTOS / Demo / ColdFire_MCF52259_CodeWarrior / main.c
1 /*\r
2     FreeRTOS V7.1.1 - Copyright (C) 2012 Real Time Engineers Ltd.\r
3         \r
4 \r
5     ***************************************************************************\r
6      *                                                                       *\r
7      *    FreeRTOS tutorial books are available in pdf and paperback.        *\r
8      *    Complete, revised, and edited pdf reference manuals are also       *\r
9      *    available.                                                         *\r
10      *                                                                       *\r
11      *    Purchasing FreeRTOS documentation will not only help you, by       *\r
12      *    ensuring you get running as quickly as possible and with an        *\r
13      *    in-depth knowledge of how to use FreeRTOS, it will also help       *\r
14      *    the FreeRTOS project to continue with its mission of providing     *\r
15      *    professional grade, cross platform, de facto standard solutions    *\r
16      *    for microcontrollers - completely free of charge!                  *\r
17      *                                                                       *\r
18      *    >>> See http://www.FreeRTOS.org/Documentation for details. <<<     *\r
19      *                                                                       *\r
20      *    Thank you for using FreeRTOS, and thank you for your support!      *\r
21      *                                                                       *\r
22     ***************************************************************************\r
23 \r
24 \r
25     This file is part of the FreeRTOS distribution.\r
26 \r
27     FreeRTOS is free software; you can redistribute it and/or modify it under\r
28     the terms of the GNU General Public License (version 2) as published by the\r
29     Free Software Foundation AND MODIFIED BY the FreeRTOS exception.\r
30     >>>NOTE<<< The modification to the GPL is included to allow you to\r
31     distribute a combined work that includes FreeRTOS without being obliged to\r
32     provide the source code for proprietary components outside of the FreeRTOS\r
33     kernel.  FreeRTOS is distributed in the hope that it will be useful, but\r
34     WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY\r
35     or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for\r
36     more details. You should have received a copy of the GNU General Public\r
37     License and the FreeRTOS license exception along with FreeRTOS; if not it\r
38     can be viewed here: http://www.freertos.org/a00114.html and also obtained\r
39     by writing to Richard Barry, contact details for whom are available on the\r
40     FreeRTOS WEB site.\r
41 \r
42     1 tab == 4 spaces!\r
43     \r
44     ***************************************************************************\r
45      *                                                                       *\r
46      *    Having a problem?  Start by reading the FAQ "My application does   *\r
47      *    not run, what could be wrong?                                      *\r
48      *                                                                       *\r
49      *    http://www.FreeRTOS.org/FAQHelp.html                               *\r
50      *                                                                       *\r
51     ***************************************************************************\r
52 \r
53     \r
54     http://www.FreeRTOS.org - Documentation, training, latest information, \r
55     license and contact details.\r
56     \r
57     http://www.FreeRTOS.org/plus - A selection of FreeRTOS ecosystem products,\r
58     including FreeRTOS+Trace - an indispensable productivity tool.\r
59 \r
60     Real Time Engineers ltd license FreeRTOS to High Integrity Systems, who sell \r
61     the code with commercial support, indemnification, and middleware, under \r
62     the OpenRTOS brand: http://www.OpenRTOS.com.  High Integrity Systems also\r
63     provide a safety engineered and independently SIL3 certified version under \r
64     the SafeRTOS brand: http://www.SafeRTOS.com.\r
65 */\r
66 \r
67 \r
68 /*\r
69  * Creates all the demo application tasks, then starts the scheduler.  The WEB\r
70  * documentation provides more details of the standard demo application tasks.\r
71  * In addition to the standard demo tasks, the following tasks and tests are\r
72  * defined and/or created within this file:\r
73  *\r
74  * "Web server" - Very basic demonstration of the lwIP stack.  The WEB server\r
75  * simply generates a page that shows the current state of all the tasks within\r
76  * the system, including the high water mark of each task stack. The high water\r
77  * mark is displayed as the amount of stack that has never been used, so the\r
78  * closer the value is to zero the closer the task has come to overflowing its\r
79  * stack.  The IP address and net mask are set within FreeRTOSConfig.h.\r
80  *\r
81  * "Check" task -  This only executes every five seconds but has a high priority\r
82  * to ensure it gets processor time.  Its main function is to check that all the\r
83  * standard demo tasks are still operational.  While no errors have been\r
84  * discovered the check task will toggle an LED every 5 seconds - the toggle\r
85  * rate increasing to 500ms being a visual indication that at least one task has\r
86  * reported unexpected behaviour.\r
87  *\r
88  * "Reg test" tasks - These fill the registers with known values, then check\r
89  * that each register still contains its expected value.  Each task uses\r
90  * different values.  The tasks run with very low priority so get preempted very\r
91  * frequently.  A register containing an unexpected value is indicative of an\r
92  * error in the context switching mechanism.\r
93  *\r
94  */\r
95 \r
96 /* Standard includes. */\r
97 #include <stdio.h>\r
98 \r
99 /* Scheduler includes. */\r
100 #include "FreeRTOS.h"\r
101 #include "task.h"\r
102 #include "queue.h"\r
103 #include "semphr.h"\r
104 \r
105 /* Demo app includes. */\r
106 #include "BlockQ.h"\r
107 #include "death.h"\r
108 #include "flash.h"\r
109 #include "partest.h"\r
110 #include "semtest.h"\r
111 #include "PollQ.h"\r
112 #include "GenQTest.h"\r
113 #include "QPeek.h"\r
114 #include "recmutex.h"\r
115 \r
116 /*-----------------------------------------------------------*/\r
117 \r
118 /* The time between cycles of the 'check' functionality - as described at the\r
119 top of this file. */\r
120 #define mainNO_ERROR_PERIOD                                     ( ( portTickType ) 5000 / portTICK_RATE_MS )\r
121 \r
122 /* The rate at which the LED controlled by the 'check' task will flash should an\r
123 error have been detected. */\r
124 #define mainERROR_PERIOD                                        ( ( portTickType ) 500 / portTICK_RATE_MS )\r
125 \r
126 /* The LED controlled by the 'check' task. */\r
127 #define mainCHECK_LED                                           ( 3 )\r
128 \r
129 /* ComTest constants - there is no free LED for the comtest tasks. */\r
130 #define mainCOM_TEST_BAUD_RATE                          ( ( unsigned portLONG ) 19200 )\r
131 #define mainCOM_TEST_LED                                        ( 5 )\r
132 \r
133 /* Task priorities. */\r
134 #define mainCOM_TEST_PRIORITY                           ( tskIDLE_PRIORITY + 2 )\r
135 #define mainQUEUE_POLL_PRIORITY                         ( tskIDLE_PRIORITY + 2 )\r
136 #define mainCHECK_TASK_PRIORITY                         ( tskIDLE_PRIORITY + 3 )\r
137 #define mainSEM_TEST_PRIORITY                           ( tskIDLE_PRIORITY + 1 )\r
138 #define mainBLOCK_Q_PRIORITY                            ( tskIDLE_PRIORITY + 2 )\r
139 #define mainCREATOR_TASK_PRIORITY           ( tskIDLE_PRIORITY + 2 )\r
140 #define mainINTEGER_TASK_PRIORITY           ( tskIDLE_PRIORITY )\r
141 #define mainGEN_QUEUE_TASK_PRIORITY                     ( tskIDLE_PRIORITY )\r
142 #define mainWEB_TASK_PRIORITY                   ( tskIDLE_PRIORITY + 2 )\r
143 \r
144 /*\r
145  * Configure the hardware for the demo.\r
146  */\r
147 static void prvSetupHardware( void );\r
148 \r
149 /*\r
150  * Implements the 'check' task functionality as described at the top of this\r
151  * file.\r
152  */\r
153 static void prvCheckTask( void *pvParameters );\r
154 \r
155 /*\r
156  * Implement the 'Reg test' functionality as described at the top of this file.\r
157  */\r
158 static void vRegTest1Task( void *pvParameters );\r
159 static void vRegTest2Task( void *pvParameters );\r
160 \r
161 /*-----------------------------------------------------------*/\r
162 \r
163 /* Counters used to detect errors within the reg test tasks. */\r
164 static volatile unsigned portLONG ulRegTest1Counter = 0x11111111, ulRegTest2Counter = 0x22222222;\r
165 \r
166 /*-----------------------------------------------------------*/\r
167 \r
168 int main( void )\r
169 {\r
170 extern void vBasicWEBServer( void *pv );\r
171 \r
172         /* Setup the hardware ready for this demo. */\r
173         prvSetupHardware();\r
174         ( void )sys_thread_new("HTTPD", vBasicWEBServer, NULL, 320, mainWEB_TASK_PRIORITY );\r
175 \r
176         /* Start the standard demo tasks. */\r
177         vStartLEDFlashTasks( tskIDLE_PRIORITY );\r
178         vStartSemaphoreTasks( mainSEM_TEST_PRIORITY );\r
179         vStartPolledQueueTasks( mainQUEUE_POLL_PRIORITY );\r
180         vStartGenericQueueTasks( mainGEN_QUEUE_TASK_PRIORITY );\r
181         vStartQueuePeekTasks();\r
182         vStartRecursiveMutexTasks();\r
183         vStartBlockingQueueTasks( mainBLOCK_Q_PRIORITY );\r
184 \r
185         /* Start the reg test tasks - defined in this file. */\r
186         xTaskCreate( vRegTest1Task, ( signed portCHAR * ) "Reg1", configMINIMAL_STACK_SIZE, ( void * ) &ulRegTest1Counter, tskIDLE_PRIORITY, NULL );\r
187         xTaskCreate( vRegTest2Task, ( signed portCHAR * ) "Reg2", configMINIMAL_STACK_SIZE, ( void * ) &ulRegTest2Counter, tskIDLE_PRIORITY, NULL );\r
188 \r
189         /* Create the check task. */\r
190         xTaskCreate( prvCheckTask, ( signed portCHAR * ) "Check", configMINIMAL_STACK_SIZE, NULL, mainCHECK_TASK_PRIORITY, NULL );\r
191 \r
192         /* The suicide tasks must be created last as they need to know how many\r
193         tasks were running prior to their creation in order to ascertain whether\r
194         or not the correct/expected number of tasks are running at any given time. */\r
195     vCreateSuicidalTasks( mainCREATOR_TASK_PRIORITY );\r
196 \r
197         /* Start the scheduler. */\r
198         vTaskStartScheduler();\r
199 \r
200     /* Will only get here if there was insufficient memory to create the idle\r
201     task. */\r
202         for( ;; )\r
203         {\r
204         }\r
205 }\r
206 /*-----------------------------------------------------------*/\r
207 \r
208 static void prvCheckTask( void *pvParameters )\r
209 {\r
210 unsigned ulTicksToWait = mainNO_ERROR_PERIOD, ulError = 0, ulLastRegTest1Count = 0, ulLastRegTest2Count = 0;\r
211 portTickType xLastExecutionTime;\r
212 \r
213         ( void ) pvParameters;\r
214 \r
215         /* Initialise the variable used to control our iteration rate prior to\r
216         its first use. */\r
217         xLastExecutionTime = xTaskGetTickCount();\r
218 \r
219         for( ;; )\r
220         {\r
221                 /* Wait until it is time to run the tests again. */\r
222                 vTaskDelayUntil( &xLastExecutionTime, ulTicksToWait );\r
223 \r
224                 /* Has an error been found in any task? */\r
225                 if( xAreGenericQueueTasksStillRunning() != pdTRUE )\r
226                 {\r
227                         ulError |= 0x01UL;\r
228                 }\r
229 \r
230                 if( xAreQueuePeekTasksStillRunning() != pdTRUE )\r
231                 {\r
232                         ulError |= 0x02UL;\r
233                 }\r
234 \r
235                 if( xAreBlockingQueuesStillRunning() != pdTRUE )\r
236                 {\r
237                         ulError |= 0x04UL;\r
238                 }\r
239 \r
240                 if( xAreSemaphoreTasksStillRunning() != pdTRUE )\r
241             {\r
242                 ulError |= 0x20UL;\r
243             }\r
244 \r
245                 if( xArePollingQueuesStillRunning() != pdTRUE )\r
246             {\r
247                 ulError |= 0x40UL;\r
248             }\r
249 \r
250                 if( xIsCreateTaskStillRunning() != pdTRUE )\r
251             {\r
252                 ulError |= 0x80UL;\r
253             }\r
254 \r
255                 if( xAreRecursiveMutexTasksStillRunning() != pdTRUE )\r
256             {\r
257                 ulError |= 0x200UL;\r
258             }\r
259 \r
260                 if( ulLastRegTest1Count == ulRegTest1Counter )\r
261                 {\r
262                         ulError |= 0x1000UL;\r
263                 }\r
264 \r
265                 if( ulLastRegTest2Count == ulRegTest2Counter )\r
266                 {\r
267                         ulError |= 0x1000UL;\r
268                 }\r
269 \r
270                 ulLastRegTest1Count = ulRegTest1Counter;\r
271                 ulLastRegTest2Count = ulRegTest2Counter;\r
272 \r
273                 /* If an error has been found then increase our cycle rate, and in so\r
274                 going increase the rate at which the check task LED toggles. */\r
275                 if( ulError != 0 )\r
276                 {\r
277                 ulTicksToWait = mainERROR_PERIOD;\r
278                 }\r
279 \r
280                 /* Toggle the LED each itteration. */\r
281                 vParTestToggleLED( mainCHECK_LED );\r
282         }\r
283 }\r
284 /*-----------------------------------------------------------*/\r
285 \r
286 void prvSetupHardware( void )\r
287 {\r
288         portDISABLE_INTERRUPTS();\r
289 \r
290         /* Setup the port used to toggle LEDs. */\r
291         vParTestInitialise();\r
292 }\r
293 /*-----------------------------------------------------------*/\r
294 \r
295 void vApplicationStackOverflowHook( xTaskHandle *pxTask, signed portCHAR *pcTaskName )\r
296 {\r
297         /* This will get called if a stack overflow is detected during the context\r
298         switch.  Set configCHECK_FOR_STACK_OVERFLOWS to 2 to also check for stack\r
299         problems within nested interrupts, but only do this for debug purposes as\r
300         it will increase the context switch time. */\r
301 \r
302         ( void ) pxTask;\r
303         ( void ) pcTaskName;\r
304 \r
305         for( ;; )\r
306         {\r
307         }\r
308 }\r
309 /*-----------------------------------------------------------*/\r
310 \r
311 static void vRegTest1Task( void *pvParameters )\r
312 {\r
313         /* Sanity check - did we receive the parameter expected? */\r
314         if( pvParameters != &ulRegTest1Counter )\r
315         {\r
316                 /* Change here so the check task can detect that an error occurred. */\r
317                 for( ;; )\r
318                 {\r
319                 }\r
320         }\r
321 \r
322         /* Set all the registers to known values, then check that each retains its\r
323         expected value - as described at the top of this file.  If an error is\r
324         found then the loop counter will no longer be incremented allowing the check\r
325         task to recognise the error. */\r
326         asm volatile    (       "reg_test_1_start:                                              \n\t"\r
327                                                 "       moveq           #1, d0                                  \n\t"\r
328                                                 "       moveq           #2, d1                                  \n\t"\r
329                                                 "       moveq           #3, d2                                  \n\t"\r
330                                                 "       moveq           #4, d3                                  \n\t"\r
331                                                 "       moveq           #5, d4                                  \n\t"\r
332                                                 "       moveq           #6, d5                                  \n\t"\r
333                                                 "       moveq           #7, d6                                  \n\t"\r
334                                                 "       moveq           #8, d7                                  \n\t"\r
335                                                 "       move            #9, a0                                  \n\t"\r
336                                                 "       move            #10, a1                                 \n\t"\r
337                                                 "       move            #11, a2                                 \n\t"\r
338                                                 "       move            #12, a3                                 \n\t"\r
339                                                 "       move            #13, a4                                 \n\t"\r
340                                                 "       move            #14, a5                                 \n\t"\r
341                                                 "       move            #15, a6                                 \n\t"\r
342                                                 "                                                                               \n\t"\r
343                                                 "       cmpi.l          #1, d0                                  \n\t"\r
344                                                 "       bne                     reg_test_1_error                \n\t"\r
345                                                 "       cmpi.l          #2, d1                                  \n\t"\r
346                                                 "       bne                     reg_test_1_error                \n\t"\r
347                                                 "       cmpi.l          #3, d2                                  \n\t"\r
348                                                 "       bne                     reg_test_1_error                \n\t"\r
349                                                 "       cmpi.l          #4, d3                                  \n\t"\r
350                                                 "       bne                     reg_test_1_error                \n\t"\r
351                                                 "       cmpi.l          #5, d4                                  \n\t"\r
352                                                 "       bne                     reg_test_1_error                \n\t"\r
353                                                 "       cmpi.l          #6, d5                                  \n\t"\r
354                                                 "       bne                     reg_test_1_error                \n\t"\r
355                                                 "       cmpi.l          #7, d6                                  \n\t"\r
356                                                 "       bne                     reg_test_1_error                \n\t"\r
357                                                 "       cmpi.l          #8, d7                                  \n\t"\r
358                                                 "       bne                     reg_test_1_error                \n\t"\r
359                                                 "       move            a0, d0                                  \n\t"\r
360                                                 "       cmpi.l          #9, d0                                  \n\t"\r
361                                                 "       bne                     reg_test_1_error                \n\t"\r
362                                                 "       move            a1, d0                                  \n\t"\r
363                                                 "       cmpi.l          #10, d0                                 \n\t"\r
364                                                 "       bne                     reg_test_1_error                \n\t"\r
365                                                 "       move            a2, d0                                  \n\t"\r
366                                                 "       cmpi.l          #11, d0                                 \n\t"\r
367                                                 "       bne                     reg_test_1_error                \n\t"\r
368                                                 "       move            a3, d0                                  \n\t"\r
369                                                 "       cmpi.l          #12, d0                                 \n\t"\r
370                                                 "       bne                     reg_test_1_error                \n\t"\r
371                                                 "       move            a4, d0                                  \n\t"\r
372                                                 "       cmpi.l          #13, d0                                 \n\t"\r
373                                                 "       bne                     reg_test_1_error                \n\t"\r
374                                                 "       move            a5, d0                                  \n\t"\r
375                                                 "       cmpi.l          #14, d0                                 \n\t"\r
376                                                 "       bne                     reg_test_1_error                \n\t"\r
377                                                 "       move            a6, d0                                  \n\t"\r
378                                                 "       cmpi.l          #15, d0                                 \n\t"\r
379                                                 "       bne                     reg_test_1_error                \n\t"\r
380                                                 "       move            ulRegTest1Counter, d0   \n\t"\r
381                                                 "       addq            #1, d0                                  \n\t"\r
382                                                 "       move            d0, ulRegTest1Counter   \n\t"\r
383                                                 "       bra                     reg_test_1_start                \n\t"\r
384                                                 "reg_test_1_error:                                              \n\t"\r
385                                                 "       bra                     reg_test_1_error                \n\t"\r
386                                         );\r
387 }\r
388 /*-----------------------------------------------------------*/\r
389 \r
390 static void vRegTest2Task( void *pvParameters )\r
391 {\r
392         /* Sanity check - did we receive the parameter expected? */\r
393         if( pvParameters != &ulRegTest2Counter )\r
394         {\r
395                 /* Change here so the check task can detect that an error occurred. */\r
396                 for( ;; )\r
397                 {\r
398                 }\r
399         }\r
400 \r
401         /* Set all the registers to known values, then check that each retains its\r
402         expected value - as described at the top of this file.  If an error is\r
403         found then the loop counter will no longer be incremented allowing the check\r
404         task to recognise the error. */\r
405         asm volatile    (       "reg_test_2_start:                                              \n\t"\r
406                                                 "       moveq           #10, d0                                 \n\t"\r
407                                                 "       moveq           #20, d1                                 \n\t"\r
408                                                 "       moveq           #30, d2                                 \n\t"\r
409                                                 "       moveq           #40, d3                                 \n\t"\r
410                                                 "       moveq           #50, d4                                 \n\t"\r
411                                                 "       moveq           #60, d5                                 \n\t"\r
412                                                 "       moveq           #70, d6                                 \n\t"\r
413                                                 "       moveq           #80, d7                                 \n\t"\r
414                                                 "       move            #90, a0                                 \n\t"\r
415                                                 "       move            #100, a1                                \n\t"\r
416                                                 "       move            #110, a2                                \n\t"\r
417                                                 "       move            #120, a3                                \n\t"\r
418                                                 "       move            #130, a4                                \n\t"\r
419                                                 "       move            #140, a5                                \n\t"\r
420                                                 "       move            #150, a6                                \n\t"\r
421                                                 "                                                                               \n\t"\r
422                                                 "       cmpi.l          #10, d0                                 \n\t"\r
423                                                 "       bne                     reg_test_2_error                \n\t"\r
424                                                 "       cmpi.l          #20, d1                                 \n\t"\r
425                                                 "       bne                     reg_test_2_error                \n\t"\r
426                                                 "       cmpi.l          #30, d2                                 \n\t"\r
427                                                 "       bne                     reg_test_2_error                \n\t"\r
428                                                 "       cmpi.l          #40, d3                                 \n\t"\r
429                                                 "       bne                     reg_test_2_error                \n\t"\r
430                                                 "       cmpi.l          #50, d4                                 \n\t"\r
431                                                 "       bne                     reg_test_2_error                \n\t"\r
432                                                 "       cmpi.l          #60, d5                                 \n\t"\r
433                                                 "       bne                     reg_test_2_error                \n\t"\r
434                                                 "       cmpi.l          #70, d6                                 \n\t"\r
435                                                 "       bne                     reg_test_2_error                \n\t"\r
436                                                 "       cmpi.l          #80, d7                                 \n\t"\r
437                                                 "       bne                     reg_test_2_error                \n\t"\r
438                                                 "       move            a0, d0                                  \n\t"\r
439                                                 "       cmpi.l          #90, d0                                 \n\t"\r
440                                                 "       bne                     reg_test_2_error                \n\t"\r
441                                                 "       move            a1, d0                                  \n\t"\r
442                                                 "       cmpi.l          #100, d0                                \n\t"\r
443                                                 "       bne                     reg_test_2_error                \n\t"\r
444                                                 "       move            a2, d0                                  \n\t"\r
445                                                 "       cmpi.l          #110, d0                                \n\t"\r
446                                                 "       bne                     reg_test_2_error                \n\t"\r
447                                                 "       move            a3, d0                                  \n\t"\r
448                                                 "       cmpi.l          #120, d0                                \n\t"\r
449                                                 "       bne                     reg_test_2_error                \n\t"\r
450                                                 "       move            a4, d0                                  \n\t"\r
451                                                 "       cmpi.l          #130, d0                                \n\t"\r
452                                                 "       bne                     reg_test_2_error                \n\t"\r
453                                                 "       move            a5, d0                                  \n\t"\r
454                                                 "       cmpi.l          #140, d0                                \n\t"\r
455                                                 "       bne                     reg_test_2_error                \n\t"\r
456                                                 "       move            a6, d0                                  \n\t"\r
457                                                 "       cmpi.l          #150, d0                                \n\t"\r
458                                                 "       bne                     reg_test_2_error                \n\t"\r
459                                                 "       move            ulRegTest1Counter, d0   \n\t"\r
460                                                 "       addq            #1, d0                                  \n\t"\r
461                                                 "       move            d0, ulRegTest2Counter   \n\t"\r
462                                                 "       bra                     reg_test_2_start                \n\t"\r
463                                                 "reg_test_2_error:                                              \n\t"\r
464                                                 "       bra                     reg_test_2_error                \n\t"\r
465                                         );\r
466 }\r
467 /*-----------------------------------------------------------*/\r
468 \r
469 \r
470 \r