]> git.sur5r.net Git - freertos/blob - FreeRTOS/Demo/PPC405_FPU_Xilinx_Virtex4_GCC/data/system.ucf
Prepare for V9.0.0 release.
[freertos] / FreeRTOS / Demo / PPC405_FPU_Xilinx_Virtex4_GCC / data / system.ucf
1 ############################################################################\r
2 ## This system.ucf file is generated by Base System Builder based on the\r
3 ## settings in the selected Xilinx Board Definition file. Please add other\r
4 ## user constraints to this file based on customer design specifications.\r
5 ############################################################################\r
6 \r
7 Net sys_clk_pin LOC=AE14;\r
8 Net sys_clk_pin IOSTANDARD = LVCMOS33;\r
9 Net sys_rst_pin LOC=D6;\r
10 Net sys_rst_pin PULLUP;\r
11 ## System level constraints\r
12 Net sys_clk_pin TNM_NET = sys_clk_pin;\r
13 TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 10000 ps;\r
14 Net sys_rst_pin TIG;\r
15 NET "ppc_reset_bus_Chip_Reset_Req" TPTHRU = "RST_GRP";\r
16 NET "ppc_reset_bus_Core_Reset_Req" TPTHRU = "RST_GRP";\r
17 NET "ppc_reset_bus_System_Reset_Req" TPTHRU = "RST_GRP";\r
18 TIMESPEC "TS_RST1" = FROM CPUS THRU RST_GRP TO FFS  TIG;\r
19 Net fpga_0_SRAM_CLOCK LOC=AF7;\r
20 Net fpga_0_SRAM_CLOCK SLEW = FAST;\r
21 Net fpga_0_SRAM_CLOCK IOSTANDARD = LVCMOS33;\r
22 Net fpga_0_SRAM_CLOCK DRIVE = 16;\r
23 \r
24 ## IO Devices constraints\r
25 \r
26 #### Module RS232_Uart constraints\r
27 \r
28 Net fpga_0_RS232_Uart_RX_pin LOC=W2;\r
29 Net fpga_0_RS232_Uart_RX_pin IOSTANDARD = LVCMOS33;\r
30 Net fpga_0_RS232_Uart_TX_pin LOC=W1;\r
31 Net fpga_0_RS232_Uart_TX_pin IOSTANDARD = LVCMOS33;\r
32 \r
33 #### Module LEDs_4Bit constraints\r
34 \r
35 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> LOC=G5;\r
36 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;\r
37 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> PULLUP;\r
38 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> SLEW = SLOW;\r
39 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> DRIVE = 2;\r
40 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<0> TIG;\r
41 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> LOC=G6;\r
42 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;\r
43 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> PULLUP;\r
44 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> SLEW = SLOW;\r
45 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> DRIVE = 2;\r
46 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<1> TIG;\r
47 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> LOC=A11;\r
48 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;\r
49 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> PULLUP;\r
50 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> SLEW = SLOW;\r
51 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> DRIVE = 2;\r
52 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<2> TIG;\r
53 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> LOC=A12;\r
54 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;\r
55 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> PULLUP;\r
56 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> SLEW = SLOW;\r
57 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> DRIVE = 2;\r
58 Net fpga_0_LEDs_4Bit_GPIO_IO_pin<3> TIG;\r
59 \r
60 #### Module LEDs_Positions constraints\r
61 \r
62 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> LOC=C6;\r
63 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> IOSTANDARD = LVCMOS25;\r
64 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> PULLUP;\r
65 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> SLEW = SLOW;\r
66 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> DRIVE = 2;\r
67 Net fpga_0_LEDs_Positions_GPIO_IO_pin<0> TIG;\r
68 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> LOC=F9;\r
69 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> IOSTANDARD = LVCMOS25;\r
70 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> PULLUP;\r
71 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> SLEW = SLOW;\r
72 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> DRIVE = 2;\r
73 Net fpga_0_LEDs_Positions_GPIO_IO_pin<1> TIG;\r
74 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> LOC=A5;\r
75 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> IOSTANDARD = LVCMOS25;\r
76 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> PULLUP;\r
77 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> SLEW = SLOW;\r
78 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> DRIVE = 2;\r
79 Net fpga_0_LEDs_Positions_GPIO_IO_pin<2> TIG;\r
80 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> LOC=E10;\r
81 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> IOSTANDARD = LVCMOS25;\r
82 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> PULLUP;\r
83 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> SLEW = SLOW;\r
84 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> DRIVE = 2;\r
85 Net fpga_0_LEDs_Positions_GPIO_IO_pin<3> TIG;\r
86 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> LOC=E2;\r
87 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> IOSTANDARD = LVCMOS25;\r
88 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> PULLUP;\r
89 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> SLEW = SLOW;\r
90 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> DRIVE = 2;\r
91 Net fpga_0_LEDs_Positions_GPIO_IO_pin<4> TIG;\r
92 \r
93 #### Module SysACE_CompactFlash constraints\r
94 \r
95 Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin LOC=AF11;\r
96 Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin IOSTANDARD = LVCMOS33;\r
97 Net fpga_0_SysACE_CompactFlash_SysACE_CLK_pin PERIOD = 30000 ps;\r
98 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<1> LOC=Y10;\r
99 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<1> IOSTANDARD = LVCMOS33;\r
100 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<2> LOC=AA10;\r
101 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<2> IOSTANDARD = LVCMOS33;\r
102 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<3> LOC=AC7;\r
103 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<3> IOSTANDARD = LVCMOS33;\r
104 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<4> LOC=Y7;\r
105 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<4> IOSTANDARD = LVCMOS33;\r
106 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<5> LOC=AA9;\r
107 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<5> IOSTANDARD = LVCMOS33;\r
108 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<6> LOC=Y9;\r
109 Net fpga_0_SysACE_CompactFlash_SysACE_MPA_pin<6> IOSTANDARD = LVCMOS33;\r
110 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<0> LOC=AB7;\r
111 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<0> IOSTANDARD = LVCMOS33;\r
112 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<1> LOC=AC9;\r
113 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<1> IOSTANDARD = LVCMOS33;\r
114 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<2> LOC=AB9;\r
115 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<2> IOSTANDARD = LVCMOS33;\r
116 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<3> LOC=AE6;\r
117 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<3> IOSTANDARD = LVCMOS33;\r
118 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<4> LOC=AD6;\r
119 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<4> IOSTANDARD = LVCMOS33;\r
120 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<5> LOC=AF9;\r
121 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<5> IOSTANDARD = LVCMOS33;\r
122 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<6> LOC=AE9;\r
123 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<6> IOSTANDARD = LVCMOS33;\r
124 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<7> LOC=AD8;\r
125 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<7> IOSTANDARD = LVCMOS33;\r
126 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<8> LOC=AC8;\r
127 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<8> IOSTANDARD = LVCMOS33;\r
128 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<9> LOC=AF4;\r
129 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<9> IOSTANDARD = LVCMOS33;\r
130 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<10> LOC=AE4;\r
131 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<10> IOSTANDARD = LVCMOS33;\r
132 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<11> LOC=AD3;\r
133 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<11> IOSTANDARD = LVCMOS33;\r
134 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<12> LOC=AC3;\r
135 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<12> IOSTANDARD = LVCMOS33;\r
136 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<13> LOC=AF6;\r
137 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<13> IOSTANDARD = LVCMOS33;\r
138 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<14> LOC=AF5;\r
139 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<14> IOSTANDARD = LVCMOS33;\r
140 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<15> LOC=AA7;\r
141 Net fpga_0_SysACE_CompactFlash_SysACE_MPD_pin<15> IOSTANDARD = LVCMOS33;\r
142 Net fpga_0_SysACE_CompactFlash_SysACE_CEN_pin LOC=AD5;\r
143 Net fpga_0_SysACE_CompactFlash_SysACE_CEN_pin IOSTANDARD = LVCMOS33;\r
144 Net fpga_0_SysACE_CompactFlash_SysACE_OEN_pin LOC=AA8;\r
145 Net fpga_0_SysACE_CompactFlash_SysACE_OEN_pin IOSTANDARD = LVCMOS33;\r
146 Net fpga_0_SysACE_CompactFlash_SysACE_WEN_pin LOC=Y8;\r
147 Net fpga_0_SysACE_CompactFlash_SysACE_WEN_pin IOSTANDARD = LVCMOS33;\r
148 Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin LOC=AD4;\r
149 Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin IOSTANDARD = LVCMOS33;\r
150 Net fpga_0_SysACE_CompactFlash_SysACE_MPIRQ_pin TIG;\r
151 \r
152 #### Module SRAM constraints\r
153 \r
154 Net fpga_0_SRAM_Mem_A_pin<29> LOC=Y1;\r
155 Net fpga_0_SRAM_Mem_A_pin<29> IOSTANDARD = LVCMOS33;\r
156 Net fpga_0_SRAM_Mem_A_pin<29> SLEW = FAST;\r
157 Net fpga_0_SRAM_Mem_A_pin<29> DRIVE = 8;\r
158 Net fpga_0_SRAM_Mem_A_pin<28> LOC=Y2;\r
159 Net fpga_0_SRAM_Mem_A_pin<28> IOSTANDARD = LVCMOS33;\r
160 Net fpga_0_SRAM_Mem_A_pin<28> SLEW = FAST;\r
161 Net fpga_0_SRAM_Mem_A_pin<28> DRIVE = 8;\r
162 Net fpga_0_SRAM_Mem_A_pin<27> LOC=AA1;\r
163 Net fpga_0_SRAM_Mem_A_pin<27> IOSTANDARD = LVCMOS33;\r
164 Net fpga_0_SRAM_Mem_A_pin<27> SLEW = FAST;\r
165 Net fpga_0_SRAM_Mem_A_pin<27> DRIVE = 8;\r
166 Net fpga_0_SRAM_Mem_A_pin<26> LOC=AB1;\r
167 Net fpga_0_SRAM_Mem_A_pin<26> IOSTANDARD = LVCMOS33;\r
168 Net fpga_0_SRAM_Mem_A_pin<26> SLEW = FAST;\r
169 Net fpga_0_SRAM_Mem_A_pin<26> DRIVE = 8;\r
170 Net fpga_0_SRAM_Mem_A_pin<25> LOC=AB2;\r
171 Net fpga_0_SRAM_Mem_A_pin<25> IOSTANDARD = LVCMOS33;\r
172 Net fpga_0_SRAM_Mem_A_pin<25> SLEW = FAST;\r
173 Net fpga_0_SRAM_Mem_A_pin<25> DRIVE = 8;\r
174 Net fpga_0_SRAM_Mem_A_pin<24> LOC=AC1;\r
175 Net fpga_0_SRAM_Mem_A_pin<24> IOSTANDARD = LVCMOS33;\r
176 Net fpga_0_SRAM_Mem_A_pin<24> SLEW = FAST;\r
177 Net fpga_0_SRAM_Mem_A_pin<24> DRIVE = 8;\r
178 Net fpga_0_SRAM_Mem_A_pin<23> LOC=AC2;\r
179 Net fpga_0_SRAM_Mem_A_pin<23> IOSTANDARD = LVCMOS33;\r
180 Net fpga_0_SRAM_Mem_A_pin<23> SLEW = FAST;\r
181 Net fpga_0_SRAM_Mem_A_pin<23> DRIVE = 8;\r
182 Net fpga_0_SRAM_Mem_A_pin<22> LOC=AD1;\r
183 Net fpga_0_SRAM_Mem_A_pin<22> IOSTANDARD = LVCMOS33;\r
184 Net fpga_0_SRAM_Mem_A_pin<22> SLEW = FAST;\r
185 Net fpga_0_SRAM_Mem_A_pin<22> DRIVE = 8;\r
186 Net fpga_0_SRAM_Mem_A_pin<21> LOC=AD2;\r
187 Net fpga_0_SRAM_Mem_A_pin<21> IOSTANDARD = LVCMOS33;\r
188 Net fpga_0_SRAM_Mem_A_pin<21> SLEW = FAST;\r
189 Net fpga_0_SRAM_Mem_A_pin<21> DRIVE = 8;\r
190 Net fpga_0_SRAM_Mem_A_pin<20> LOC=AE3;\r
191 Net fpga_0_SRAM_Mem_A_pin<20> IOSTANDARD = LVCMOS33;\r
192 Net fpga_0_SRAM_Mem_A_pin<20> SLEW = FAST;\r
193 Net fpga_0_SRAM_Mem_A_pin<20> DRIVE = 8;\r
194 Net fpga_0_SRAM_Mem_A_pin<19> LOC=AF3;\r
195 Net fpga_0_SRAM_Mem_A_pin<19> IOSTANDARD = LVCMOS33;\r
196 Net fpga_0_SRAM_Mem_A_pin<19> SLEW = FAST;\r
197 Net fpga_0_SRAM_Mem_A_pin<19> DRIVE = 8;\r
198 Net fpga_0_SRAM_Mem_A_pin<18> LOC=W3;\r
199 Net fpga_0_SRAM_Mem_A_pin<18> IOSTANDARD = LVCMOS33;\r
200 Net fpga_0_SRAM_Mem_A_pin<18> SLEW = FAST;\r
201 Net fpga_0_SRAM_Mem_A_pin<18> DRIVE = 8;\r
202 Net fpga_0_SRAM_Mem_A_pin<17> LOC=W6;\r
203 Net fpga_0_SRAM_Mem_A_pin<17> IOSTANDARD = LVCMOS33;\r
204 Net fpga_0_SRAM_Mem_A_pin<17> SLEW = FAST;\r
205 Net fpga_0_SRAM_Mem_A_pin<17> DRIVE = 8;\r
206 Net fpga_0_SRAM_Mem_A_pin<16> LOC=W5;\r
207 Net fpga_0_SRAM_Mem_A_pin<16> IOSTANDARD = LVCMOS33;\r
208 Net fpga_0_SRAM_Mem_A_pin<16> SLEW = FAST;\r
209 Net fpga_0_SRAM_Mem_A_pin<16> DRIVE = 8;\r
210 Net fpga_0_SRAM_Mem_A_pin<15> LOC=AA3;\r
211 Net fpga_0_SRAM_Mem_A_pin<15> IOSTANDARD = LVCMOS33;\r
212 Net fpga_0_SRAM_Mem_A_pin<15> SLEW = FAST;\r
213 Net fpga_0_SRAM_Mem_A_pin<15> DRIVE = 8;\r
214 Net fpga_0_SRAM_Mem_A_pin<14> LOC=AA4;\r
215 Net fpga_0_SRAM_Mem_A_pin<14> IOSTANDARD = LVCMOS33;\r
216 Net fpga_0_SRAM_Mem_A_pin<14> SLEW = FAST;\r
217 Net fpga_0_SRAM_Mem_A_pin<14> DRIVE = 8;\r
218 Net fpga_0_SRAM_Mem_A_pin<13> LOC=AB3;\r
219 Net fpga_0_SRAM_Mem_A_pin<13> IOSTANDARD = LVCMOS33;\r
220 Net fpga_0_SRAM_Mem_A_pin<13> SLEW = FAST;\r
221 Net fpga_0_SRAM_Mem_A_pin<13> DRIVE = 8;\r
222 Net fpga_0_SRAM_Mem_A_pin<12> LOC=AB4;\r
223 Net fpga_0_SRAM_Mem_A_pin<12> IOSTANDARD = LVCMOS33;\r
224 Net fpga_0_SRAM_Mem_A_pin<12> SLEW = FAST;\r
225 Net fpga_0_SRAM_Mem_A_pin<12> DRIVE = 8;\r
226 Net fpga_0_SRAM_Mem_A_pin<11> LOC=AC4;\r
227 Net fpga_0_SRAM_Mem_A_pin<11> IOSTANDARD = LVCMOS33;\r
228 Net fpga_0_SRAM_Mem_A_pin<11> SLEW = FAST;\r
229 Net fpga_0_SRAM_Mem_A_pin<11> DRIVE = 8;\r
230 Net fpga_0_SRAM_Mem_A_pin<10> LOC=AB5;\r
231 Net fpga_0_SRAM_Mem_A_pin<10> IOSTANDARD = LVCMOS33;\r
232 Net fpga_0_SRAM_Mem_A_pin<10> SLEW = FAST;\r
233 Net fpga_0_SRAM_Mem_A_pin<10> DRIVE = 8;\r
234 Net fpga_0_SRAM_Mem_A_pin<9> LOC=AC5;\r
235 Net fpga_0_SRAM_Mem_A_pin<9> IOSTANDARD = LVCMOS33;\r
236 Net fpga_0_SRAM_Mem_A_pin<9> SLEW = FAST;\r
237 Net fpga_0_SRAM_Mem_A_pin<9> DRIVE = 8;\r
238 Net fpga_0_SRAM_Mem_BEN_pin<3> LOC=Y6;\r
239 Net fpga_0_SRAM_Mem_BEN_pin<3> IOSTANDARD = LVCMOS33;\r
240 Net fpga_0_SRAM_Mem_BEN_pin<3> SLEW = FAST;\r
241 Net fpga_0_SRAM_Mem_BEN_pin<3> DRIVE = 8;\r
242 Net fpga_0_SRAM_Mem_BEN_pin<2> LOC=Y5;\r
243 Net fpga_0_SRAM_Mem_BEN_pin<2> IOSTANDARD = LVCMOS33;\r
244 Net fpga_0_SRAM_Mem_BEN_pin<2> SLEW = FAST;\r
245 Net fpga_0_SRAM_Mem_BEN_pin<2> DRIVE = 8;\r
246 Net fpga_0_SRAM_Mem_BEN_pin<1> LOC=Y4;\r
247 Net fpga_0_SRAM_Mem_BEN_pin<1> IOSTANDARD = LVCMOS33;\r
248 Net fpga_0_SRAM_Mem_BEN_pin<1> SLEW = FAST;\r
249 Net fpga_0_SRAM_Mem_BEN_pin<1> DRIVE = 8;\r
250 Net fpga_0_SRAM_Mem_BEN_pin<0> LOC=Y3;\r
251 Net fpga_0_SRAM_Mem_BEN_pin<0> IOSTANDARD = LVCMOS33;\r
252 Net fpga_0_SRAM_Mem_BEN_pin<0> SLEW = FAST;\r
253 Net fpga_0_SRAM_Mem_BEN_pin<0> DRIVE = 8;\r
254 Net fpga_0_SRAM_Mem_WEN_pin LOC=AB6;\r
255 Net fpga_0_SRAM_Mem_WEN_pin IOSTANDARD = LVCMOS33;\r
256 Net fpga_0_SRAM_Mem_WEN_pin SLEW = FAST;\r
257 Net fpga_0_SRAM_Mem_WEN_pin DRIVE = 8;\r
258 Net fpga_0_SRAM_Mem_DQ_pin<31> LOC=AD13;\r
259 Net fpga_0_SRAM_Mem_DQ_pin<31> SLEW = FAST;\r
260 Net fpga_0_SRAM_Mem_DQ_pin<31> IOSTANDARD = LVCMOS33;\r
261 Net fpga_0_SRAM_Mem_DQ_pin<31> DRIVE = 12;\r
262 Net fpga_0_SRAM_Mem_DQ_pin<30> LOC=AC13;\r
263 Net fpga_0_SRAM_Mem_DQ_pin<30> SLEW = FAST;\r
264 Net fpga_0_SRAM_Mem_DQ_pin<30> IOSTANDARD = LVCMOS33;\r
265 Net fpga_0_SRAM_Mem_DQ_pin<30> DRIVE = 12;\r
266 Net fpga_0_SRAM_Mem_DQ_pin<29> LOC=AC15;\r
267 Net fpga_0_SRAM_Mem_DQ_pin<29> SLEW = FAST;\r
268 Net fpga_0_SRAM_Mem_DQ_pin<29> IOSTANDARD = LVCMOS33;\r
269 Net fpga_0_SRAM_Mem_DQ_pin<29> DRIVE = 12;\r
270 Net fpga_0_SRAM_Mem_DQ_pin<28> LOC=AC16;\r
271 Net fpga_0_SRAM_Mem_DQ_pin<28> SLEW = FAST;\r
272 Net fpga_0_SRAM_Mem_DQ_pin<28> IOSTANDARD = LVCMOS33;\r
273 Net fpga_0_SRAM_Mem_DQ_pin<28> DRIVE = 12;\r
274 Net fpga_0_SRAM_Mem_DQ_pin<27> LOC=AA11;\r
275 Net fpga_0_SRAM_Mem_DQ_pin<27> SLEW = FAST;\r
276 Net fpga_0_SRAM_Mem_DQ_pin<27> IOSTANDARD = LVCMOS33;\r
277 Net fpga_0_SRAM_Mem_DQ_pin<27> DRIVE = 12;\r
278 Net fpga_0_SRAM_Mem_DQ_pin<26> LOC=AA12;\r
279 Net fpga_0_SRAM_Mem_DQ_pin<26> SLEW = FAST;\r
280 Net fpga_0_SRAM_Mem_DQ_pin<26> IOSTANDARD = LVCMOS33;\r
281 Net fpga_0_SRAM_Mem_DQ_pin<26> DRIVE = 12;\r
282 Net fpga_0_SRAM_Mem_DQ_pin<25> LOC=AD14;\r
283 Net fpga_0_SRAM_Mem_DQ_pin<25> SLEW = FAST;\r
284 Net fpga_0_SRAM_Mem_DQ_pin<25> IOSTANDARD = LVCMOS33;\r
285 Net fpga_0_SRAM_Mem_DQ_pin<25> DRIVE = 12;\r
286 Net fpga_0_SRAM_Mem_DQ_pin<24> LOC=AC14;\r
287 Net fpga_0_SRAM_Mem_DQ_pin<24> SLEW = FAST;\r
288 Net fpga_0_SRAM_Mem_DQ_pin<24> IOSTANDARD = LVCMOS33;\r
289 Net fpga_0_SRAM_Mem_DQ_pin<24> DRIVE = 12;\r
290 Net fpga_0_SRAM_Mem_DQ_pin<23> LOC=AA13;\r
291 Net fpga_0_SRAM_Mem_DQ_pin<23> SLEW = FAST;\r
292 Net fpga_0_SRAM_Mem_DQ_pin<23> IOSTANDARD = LVCMOS33;\r
293 Net fpga_0_SRAM_Mem_DQ_pin<23> DRIVE = 12;\r
294 Net fpga_0_SRAM_Mem_DQ_pin<22> LOC=AB13;\r
295 Net fpga_0_SRAM_Mem_DQ_pin<22> SLEW = FAST;\r
296 Net fpga_0_SRAM_Mem_DQ_pin<22> IOSTANDARD = LVCMOS33;\r
297 Net fpga_0_SRAM_Mem_DQ_pin<22> DRIVE = 12;\r
298 Net fpga_0_SRAM_Mem_DQ_pin<21> LOC=AA15;\r
299 Net fpga_0_SRAM_Mem_DQ_pin<21> SLEW = FAST;\r
300 Net fpga_0_SRAM_Mem_DQ_pin<21> IOSTANDARD = LVCMOS33;\r
301 Net fpga_0_SRAM_Mem_DQ_pin<21> DRIVE = 12;\r
302 Net fpga_0_SRAM_Mem_DQ_pin<20> LOC=AA16;\r
303 Net fpga_0_SRAM_Mem_DQ_pin<20> SLEW = FAST;\r
304 Net fpga_0_SRAM_Mem_DQ_pin<20> IOSTANDARD = LVCMOS33;\r
305 Net fpga_0_SRAM_Mem_DQ_pin<20> DRIVE = 12;\r
306 Net fpga_0_SRAM_Mem_DQ_pin<19> LOC=AC11;\r
307 Net fpga_0_SRAM_Mem_DQ_pin<19> SLEW = FAST;\r
308 Net fpga_0_SRAM_Mem_DQ_pin<19> IOSTANDARD = LVCMOS33;\r
309 Net fpga_0_SRAM_Mem_DQ_pin<19> DRIVE = 12;\r
310 Net fpga_0_SRAM_Mem_DQ_pin<18> LOC=AC12;\r
311 Net fpga_0_SRAM_Mem_DQ_pin<18> SLEW = FAST;\r
312 Net fpga_0_SRAM_Mem_DQ_pin<18> IOSTANDARD = LVCMOS33;\r
313 Net fpga_0_SRAM_Mem_DQ_pin<18> DRIVE = 12;\r
314 Net fpga_0_SRAM_Mem_DQ_pin<17> LOC=AB14;\r
315 Net fpga_0_SRAM_Mem_DQ_pin<17> SLEW = FAST;\r
316 Net fpga_0_SRAM_Mem_DQ_pin<17> IOSTANDARD = LVCMOS33;\r
317 Net fpga_0_SRAM_Mem_DQ_pin<17> DRIVE = 12;\r
318 Net fpga_0_SRAM_Mem_DQ_pin<16> LOC=AA14;\r
319 Net fpga_0_SRAM_Mem_DQ_pin<16> SLEW = FAST;\r
320 Net fpga_0_SRAM_Mem_DQ_pin<16> IOSTANDARD = LVCMOS33;\r
321 Net fpga_0_SRAM_Mem_DQ_pin<16> DRIVE = 12;\r
322 Net fpga_0_SRAM_Mem_DQ_pin<15> LOC=D12;\r
323 Net fpga_0_SRAM_Mem_DQ_pin<15> SLEW = FAST;\r
324 Net fpga_0_SRAM_Mem_DQ_pin<15> IOSTANDARD = LVCMOS33;\r
325 Net fpga_0_SRAM_Mem_DQ_pin<15> DRIVE = 12;\r
326 Net fpga_0_SRAM_Mem_DQ_pin<14> LOC=E13;\r
327 Net fpga_0_SRAM_Mem_DQ_pin<14> SLEW = FAST;\r
328 Net fpga_0_SRAM_Mem_DQ_pin<14> IOSTANDARD = LVCMOS33;\r
329 Net fpga_0_SRAM_Mem_DQ_pin<14> DRIVE = 12;\r
330 Net fpga_0_SRAM_Mem_DQ_pin<13> LOC=C16;\r
331 Net fpga_0_SRAM_Mem_DQ_pin<13> SLEW = FAST;\r
332 Net fpga_0_SRAM_Mem_DQ_pin<13> IOSTANDARD = LVCMOS33;\r
333 Net fpga_0_SRAM_Mem_DQ_pin<13> DRIVE = 12;\r
334 Net fpga_0_SRAM_Mem_DQ_pin<12> LOC=D16;\r
335 Net fpga_0_SRAM_Mem_DQ_pin<12> SLEW = FAST;\r
336 Net fpga_0_SRAM_Mem_DQ_pin<12> IOSTANDARD = LVCMOS33;\r
337 Net fpga_0_SRAM_Mem_DQ_pin<12> DRIVE = 12;\r
338 Net fpga_0_SRAM_Mem_DQ_pin<11> LOC=D11;\r
339 Net fpga_0_SRAM_Mem_DQ_pin<11> SLEW = FAST;\r
340 Net fpga_0_SRAM_Mem_DQ_pin<11> IOSTANDARD = LVCMOS33;\r
341 Net fpga_0_SRAM_Mem_DQ_pin<11> DRIVE = 12;\r
342 Net fpga_0_SRAM_Mem_DQ_pin<10> LOC=C11;\r
343 Net fpga_0_SRAM_Mem_DQ_pin<10> SLEW = FAST;\r
344 Net fpga_0_SRAM_Mem_DQ_pin<10> IOSTANDARD = LVCMOS33;\r
345 Net fpga_0_SRAM_Mem_DQ_pin<10> DRIVE = 12;\r
346 Net fpga_0_SRAM_Mem_DQ_pin<9> LOC=E14;\r
347 Net fpga_0_SRAM_Mem_DQ_pin<9> SLEW = FAST;\r
348 Net fpga_0_SRAM_Mem_DQ_pin<9> IOSTANDARD = LVCMOS33;\r
349 Net fpga_0_SRAM_Mem_DQ_pin<9> DRIVE = 12;\r
350 Net fpga_0_SRAM_Mem_DQ_pin<8> LOC=D15;\r
351 Net fpga_0_SRAM_Mem_DQ_pin<8> SLEW = FAST;\r
352 Net fpga_0_SRAM_Mem_DQ_pin<8> IOSTANDARD = LVCMOS33;\r
353 Net fpga_0_SRAM_Mem_DQ_pin<8> DRIVE = 12;\r
354 Net fpga_0_SRAM_Mem_DQ_pin<7> LOC=D13;\r
355 Net fpga_0_SRAM_Mem_DQ_pin<7> SLEW = FAST;\r
356 Net fpga_0_SRAM_Mem_DQ_pin<7> IOSTANDARD = LVCMOS33;\r
357 Net fpga_0_SRAM_Mem_DQ_pin<7> DRIVE = 12;\r
358 Net fpga_0_SRAM_Mem_DQ_pin<6> LOC=D14;\r
359 Net fpga_0_SRAM_Mem_DQ_pin<6> SLEW = FAST;\r
360 Net fpga_0_SRAM_Mem_DQ_pin<6> IOSTANDARD = LVCMOS33;\r
361 Net fpga_0_SRAM_Mem_DQ_pin<6> DRIVE = 12;\r
362 Net fpga_0_SRAM_Mem_DQ_pin<5> LOC=F15;\r
363 Net fpga_0_SRAM_Mem_DQ_pin<5> SLEW = FAST;\r
364 Net fpga_0_SRAM_Mem_DQ_pin<5> IOSTANDARD = LVCMOS33;\r
365 Net fpga_0_SRAM_Mem_DQ_pin<5> DRIVE = 12;\r
366 Net fpga_0_SRAM_Mem_DQ_pin<4> LOC=F16;\r
367 Net fpga_0_SRAM_Mem_DQ_pin<4> SLEW = FAST;\r
368 Net fpga_0_SRAM_Mem_DQ_pin<4> IOSTANDARD = LVCMOS33;\r
369 Net fpga_0_SRAM_Mem_DQ_pin<4> DRIVE = 12;\r
370 Net fpga_0_SRAM_Mem_DQ_pin<3> LOC=F11;\r
371 Net fpga_0_SRAM_Mem_DQ_pin<3> SLEW = FAST;\r
372 Net fpga_0_SRAM_Mem_DQ_pin<3> IOSTANDARD = LVCMOS33;\r
373 Net fpga_0_SRAM_Mem_DQ_pin<3> DRIVE = 12;\r
374 Net fpga_0_SRAM_Mem_DQ_pin<2> LOC=F12;\r
375 Net fpga_0_SRAM_Mem_DQ_pin<2> SLEW = FAST;\r
376 Net fpga_0_SRAM_Mem_DQ_pin<2> IOSTANDARD = LVCMOS33;\r
377 Net fpga_0_SRAM_Mem_DQ_pin<2> DRIVE = 12;\r
378 Net fpga_0_SRAM_Mem_DQ_pin<1> LOC=F13;\r
379 Net fpga_0_SRAM_Mem_DQ_pin<1> SLEW = FAST;\r
380 Net fpga_0_SRAM_Mem_DQ_pin<1> IOSTANDARD = LVCMOS33;\r
381 Net fpga_0_SRAM_Mem_DQ_pin<1> DRIVE = 12;\r
382 Net fpga_0_SRAM_Mem_DQ_pin<0> LOC=F14;\r
383 Net fpga_0_SRAM_Mem_DQ_pin<0> SLEW = FAST;\r
384 Net fpga_0_SRAM_Mem_DQ_pin<0> IOSTANDARD = LVCMOS33;\r
385 Net fpga_0_SRAM_Mem_DQ_pin<0> DRIVE = 12;\r
386 Net fpga_0_SRAM_Mem_OEN_pin<0> LOC=AC6;\r
387 Net fpga_0_SRAM_Mem_OEN_pin<0> IOSTANDARD = LVCMOS33;\r
388 Net fpga_0_SRAM_Mem_OEN_pin<0> SLEW = FAST;\r
389 Net fpga_0_SRAM_Mem_OEN_pin<0> DRIVE = 8;\r
390 Net fpga_0_SRAM_Mem_CEN_pin<0> LOC=V7;\r
391 Net fpga_0_SRAM_Mem_CEN_pin<0> IOSTANDARD = LVCMOS33;\r
392 Net fpga_0_SRAM_Mem_CEN_pin<0> SLEW = FAST;\r
393 Net fpga_0_SRAM_Mem_CEN_pin<0> DRIVE = 8;\r
394 Net fpga_0_SRAM_Mem_ADV_LDN_pin LOC=W4;\r
395 Net fpga_0_SRAM_Mem_ADV_LDN_pin IOSTANDARD = LVCMOS33;\r
396 Net fpga_0_SRAM_Mem_ADV_LDN_pin SLEW = FAST;\r
397 Net fpga_0_SRAM_Mem_ADV_LDN_pin DRIVE = 8;\r
398 \r