]> git.sur5r.net Git - u-boot/blob - arch/arm/cpu/armv8/zynqmp/cpu.c
5fba0716ca0df2ece9d61b08d2d8e2237a3d830e
[u-boot] / arch / arm / cpu / armv8 / zynqmp / cpu.c
1 /*
2  * (C) Copyright 2014 - 2015 Xilinx, Inc.
3  * Michal Simek <michal.simek@xilinx.com>
4  *
5  * SPDX-License-Identifier:     GPL-2.0+
6  */
7
8 #include <common.h>
9 #include <asm/arch/hardware.h>
10 #include <asm/arch/sys_proto.h>
11 #include <asm/armv8/mmu.h>
12 #include <asm/io.h>
13
14 #define ZYNQ_SILICON_VER_MASK   0xF000
15 #define ZYNQ_SILICON_VER_SHIFT  12
16
17 DECLARE_GLOBAL_DATA_PTR;
18
19 static struct mm_region zynqmp_mem_map[] = {
20         {
21                 .virt = 0x0UL,
22                 .phys = 0x0UL,
23                 .size = 0x80000000UL,
24                 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
25                          PTE_BLOCK_INNER_SHARE
26         }, {
27                 .virt = 0x80000000UL,
28                 .phys = 0x80000000UL,
29                 .size = 0x70000000UL,
30                 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
31                          PTE_BLOCK_NON_SHARE |
32                          PTE_BLOCK_PXN | PTE_BLOCK_UXN
33         }, {
34                 .virt = 0xf8000000UL,
35                 .phys = 0xf8000000UL,
36                 .size = 0x07e00000UL,
37                 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
38                          PTE_BLOCK_NON_SHARE |
39                          PTE_BLOCK_PXN | PTE_BLOCK_UXN
40         }, {
41 #if defined(CONFIG_DEFINE_TCM_OCM_MMAP)
42                 .virt = 0xffe00000UL,
43                 .phys = 0xffe00000UL,
44                 .size = 0x00200000UL,
45                 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
46                          PTE_BLOCK_INNER_SHARE
47         }, {
48 #endif
49                 .virt = 0x400000000UL,
50                 .phys = 0x400000000UL,
51                 .size = 0x200000000UL,
52                 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53                          PTE_BLOCK_NON_SHARE |
54                          PTE_BLOCK_PXN | PTE_BLOCK_UXN
55         }, {
56                 .virt = 0x600000000UL,
57                 .phys = 0x600000000UL,
58                 .size = 0x800000000UL,
59                 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60                          PTE_BLOCK_INNER_SHARE
61         }, {
62                 .virt = 0xe00000000UL,
63                 .phys = 0xe00000000UL,
64                 .size = 0xf200000000UL,
65                 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
66                          PTE_BLOCK_NON_SHARE |
67                          PTE_BLOCK_PXN | PTE_BLOCK_UXN
68         }, {
69                 /* List terminator */
70                 0,
71         }
72 };
73 struct mm_region *mem_map = zynqmp_mem_map;
74
75 u64 get_page_table_size(void)
76 {
77         return 0x14000;
78 }
79
80 static unsigned int zynqmp_get_silicon_version_secure(void)
81 {
82         u32 ver;
83
84         ver = readl(&csu_base->version);
85         ver &= ZYNQMP_SILICON_VER_MASK;
86         ver >>= ZYNQMP_SILICON_VER_SHIFT;
87
88         return ver;
89 }
90
91 unsigned int zynqmp_get_silicon_version(void)
92 {
93         if (current_el() == 3)
94                 return zynqmp_get_silicon_version_secure();
95
96         gd->cpu_clk = get_tbclk();
97
98         switch (gd->cpu_clk) {
99         case 0 ... 1000000:
100                 return ZYNQMP_CSU_VERSION_VELOCE;
101         case 50000000:
102                 return ZYNQMP_CSU_VERSION_QEMU;
103         case 4000000:
104                 return ZYNQMP_CSU_VERSION_EP108;
105         }
106
107         return ZYNQMP_CSU_VERSION_SILICON;
108 }
109
110 #define ZYNQMP_MMIO_READ        0xC2000014
111 #define ZYNQMP_MMIO_WRITE       0xC2000013
112
113 #ifndef CONFIG_SPL_BUILD
114 int invoke_smc(u32 pm_api_id, u32 arg0, u32 arg1, u32 arg2, u32 arg3,
115                u32 *ret_payload)
116 {
117         /*
118          * Added SIP service call Function Identifier
119          * Make sure to stay in x0 register
120          */
121         struct pt_regs regs;
122
123         regs.regs[0] = pm_api_id;
124         regs.regs[1] = ((u64)arg1 << 32) | arg0;
125         regs.regs[2] = ((u64)arg3 << 32) | arg2;
126
127         smc_call(&regs);
128
129         if (ret_payload != NULL) {
130                 ret_payload[0] = (u32)regs.regs[0];
131                 ret_payload[1] = upper_32_bits(regs.regs[0]);
132                 ret_payload[2] = (u32)regs.regs[1];
133                 ret_payload[3] = upper_32_bits(regs.regs[1]);
134                 ret_payload[4] = (u32)regs.regs[2];
135         }
136
137         return regs.regs[0];
138 }
139
140 #define ZYNQMP_SIP_SVC_GET_API_VERSION          0xC2000001
141
142 #define ZYNQMP_PM_VERSION_MAJOR         0
143 #define ZYNQMP_PM_VERSION_MINOR         3
144 #define ZYNQMP_PM_VERSION_MAJOR_SHIFT   16
145 #define ZYNQMP_PM_VERSION_MINOR_MASK    0xFFFF
146
147 #define ZYNQMP_PM_VERSION       \
148         ((ZYNQMP_PM_VERSION_MAJOR << ZYNQMP_PM_VERSION_MAJOR_SHIFT) | \
149                                  ZYNQMP_PM_VERSION_MINOR)
150
151 #if defined(CONFIG_CLK_ZYNQMP)
152 void zynqmp_pmufw_version(void)
153 {
154         int ret;
155         u32 ret_payload[PAYLOAD_ARG_CNT];
156         u32 pm_api_version;
157
158         ret = invoke_smc(ZYNQMP_SIP_SVC_GET_API_VERSION, 0, 0, 0, 0,
159                          ret_payload);
160         pm_api_version = ret_payload[1];
161
162         if (ret)
163                 panic("PMUFW is not found - Please load it!\n");
164
165         printf("PMUFW:\tv%d.%d\n",
166                pm_api_version >> ZYNQMP_PM_VERSION_MAJOR_SHIFT,
167                pm_api_version & ZYNQMP_PM_VERSION_MINOR_MASK);
168
169         if (pm_api_version != ZYNQMP_PM_VERSION)
170                 panic("PMUFW version error. Expected: v%d.%d\n",
171                       ZYNQMP_PM_VERSION_MAJOR, ZYNQMP_PM_VERSION_MINOR);
172 }
173 #endif
174
175 int zynqmp_mmio_write(const u32 address,
176                       const u32 mask,
177                       const u32 value)
178 {
179         return invoke_smc(ZYNQMP_MMIO_WRITE, address, mask, value, 0, NULL);
180 }
181
182 int zynqmp_mmio_read(const u32 address, u32 *value)
183 {
184         u32 ret_payload[PAYLOAD_ARG_CNT];
185         u32 ret;
186
187         if (!value)
188                 return -EINVAL;
189
190         ret = invoke_smc(ZYNQMP_MMIO_READ, address, 0, 0, 0, ret_payload);
191         *value = ret_payload[1];
192
193         return ret;
194 }
195 #else
196 int zynqmp_mmio_write(const u32 address,
197                       const u32 mask,
198                       const u32 value)
199 {
200         u32 data;
201         u32 value_local = value;
202
203         zynqmp_mmio_read(address, &data);
204         data &= ~mask;
205         value_local &= mask;
206         value_local |= data;
207         writel(value_local, (ulong)address);
208         return 0;
209 }
210
211 int zynqmp_mmio_read(const u32 address, u32 *value)
212 {
213         *value = readl((ulong)address);
214         return 0;
215 }
216 #endif