]> git.sur5r.net Git - u-boot/commit
rockchip: rk3036: fix pll config for correct frequency
authorKever Yang <kever.yang@rock-chips.com>
Thu, 30 Nov 2017 08:51:19 +0000 (16:51 +0800)
committerPhilipp Tomsich <philipp.tomsich@theobroma-systems.com>
Thu, 30 Nov 2017 21:55:27 +0000 (22:55 +0100)
commitfaa75ad9e6de20776e4629a2eb71c372b9fcfa7d
tree049a59419c5b3071168505cb745ce228290e655b
parentf9cf8cbb9e23952c5585ab3a548af3599a925578
rockchip: rk3036: fix pll config for correct frequency

There is a fixed div-2 between PLL and clk_ddr/clk_ddrphy,
so we need to double to pll output and then ddr can work
in correct frequency.

Signed-off-by: Kever Yang <kever.yang@rock-chips.com>
Acked-by: Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
Reviewed-by: Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
arch/arm/mach-rockchip/rk3036/sdram_rk3036.c