2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
10 #if defined(CONFIG_PCI)
12 #include <asm/processor.h>
17 /* System RAM mapped over PCI */
18 #define CONFIG_PCI_MEMORY_BUS CONFIG_SYS_SDRAM_BASE
19 #define CONFIG_PCI_MEMORY_PHYS CONFIG_SYS_SDRAM_BASE
20 #define CONFIG_PCI_MEMORY_SIZE (1024 * 1024 * 1024)
22 /* PCIIWCR bit fields */
23 #define IWCR_MEM (0 << 3)
24 #define IWCR_IO (1 << 3)
25 #define IWCR_READ (0 << 1)
26 #define IWCR_READLINE (1 << 1)
27 #define IWCR_READMULT (2 << 1)
28 #define IWCR_EN (1 << 0)
30 static int mpc5200_read_config_dword(struct pci_controller *hose,
31 pci_dev_t dev, int offset, u32* value)
33 *(volatile u32 *)MPC5XXX_PCI_CAR = (1 << 31) | dev | offset;
36 #if (defined CONFIG_PF5200 || defined CONFIG_CPCI5200)
37 if (dev & 0x00ff0000) {
39 val = in_le16((volatile u16 *)(CONFIG_PCI_IO_PHYS+2));
42 val |= in_le16((volatile u16 *)(CONFIG_PCI_IO_PHYS+0));
45 *value = in_le32((volatile u32 *)CONFIG_PCI_IO_PHYS);
49 *value = in_le32((volatile u32 *)CONFIG_PCI_IO_PHYS);
52 *(volatile u32 *)MPC5XXX_PCI_CAR = 0;
57 static int mpc5200_write_config_dword(struct pci_controller *hose,
58 pci_dev_t dev, int offset, u32 value)
60 *(volatile u32 *)MPC5XXX_PCI_CAR = (1 << 31) | dev | offset;
63 out_le32((volatile u32 *)CONFIG_PCI_IO_PHYS, value);
65 *(volatile u32 *)MPC5XXX_PCI_CAR = 0;
70 void pci_mpc5xxx_init (struct pci_controller *hose)
72 hose->first_busno = 0;
73 hose->last_busno = 0xff;
76 pci_set_region(hose->regions + 0,
77 CONFIG_PCI_MEMORY_BUS,
78 CONFIG_PCI_MEMORY_PHYS,
79 CONFIG_PCI_MEMORY_SIZE,
80 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
82 /* PCI memory space */
83 pci_set_region(hose->regions + 1,
90 pci_set_region(hose->regions + 2,
96 hose->region_count = 3;
98 pci_register_hose(hose);
100 /* GPIO Multiplexing - enable PCI */
101 *(vu_long *)MPC5XXX_GPS_PORT_CONFIG &= ~(1 << 15);
103 /* Set host bridge as pci master and enable memory decoding */
104 *(vu_long *)MPC5XXX_PCI_CMD |=
105 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
107 /* Set maximum latency timer */
108 *(vu_long *)MPC5XXX_PCI_CFG |= (0xf800);
110 /* Set cache line size */
111 *(vu_long *)MPC5XXX_PCI_CFG = (*(vu_long *)MPC5XXX_PCI_CFG & ~0xff) |
112 (CONFIG_SYS_CACHELINE_SIZE / 4);
114 /* Map MBAR to PCI space */
115 *(vu_long *)MPC5XXX_PCI_BAR0 = CONFIG_SYS_MBAR;
116 *(vu_long *)MPC5XXX_PCI_TBATR0 = CONFIG_SYS_MBAR | 1;
118 /* Map RAM to PCI space */
119 *(vu_long *)MPC5XXX_PCI_BAR1 = CONFIG_PCI_MEMORY_BUS | (1 << 3);
120 *(vu_long *)MPC5XXX_PCI_TBATR1 = CONFIG_PCI_MEMORY_PHYS | 1;
122 /* Park XLB on PCI */
123 *(vu_long *)(MPC5XXX_XLBARB + 0x40) &= ~((7 << 8) | (3 << 5));
124 *(vu_long *)(MPC5XXX_XLBARB + 0x40) |= (3 << 8) | (3 << 5);
126 /* Disable interrupts from PCI controller */
127 *(vu_long *)MPC5XXX_PCI_GSCR &= ~(7 << 12);
128 *(vu_long *)MPC5XXX_PCI_ICR &= ~(7 << 24);
130 /* Set PCI retry counter to 0 = infinite retry. */
131 /* The default of 255 is too short for slow devices. */
132 *(vu_long *)MPC5XXX_PCI_ICR &= 0xFFFFFF00;
134 /* Disable initiator windows */
135 *(vu_long *)MPC5XXX_PCI_IWCR = 0;
137 /* Map PCI memory to physical space */
138 *(vu_long *)MPC5XXX_PCI_IW0BTAR = CONFIG_PCI_MEM_PHYS |
139 (((CONFIG_PCI_MEM_SIZE - 1) >> 8) & 0x00ff0000) |
140 (CONFIG_PCI_MEM_BUS >> 16);
141 *(vu_long *)MPC5XXX_PCI_IWCR |= (IWCR_MEM | IWCR_READ | IWCR_EN) << 24;
143 /* Map PCI I/O to physical space */
144 *(vu_long *)MPC5XXX_PCI_IW1BTAR = CONFIG_PCI_IO_PHYS |
145 (((CONFIG_PCI_IO_SIZE - 1) >> 8) & 0x00ff0000) |
146 (CONFIG_PCI_IO_BUS >> 16);
147 *(vu_long *)MPC5XXX_PCI_IWCR |= (IWCR_IO | IWCR_READ | IWCR_EN) << 16;
149 /* Reset the PCI bus */
150 *(vu_long *)MPC5XXX_PCI_GSCR |= 1;
152 *(vu_long *)MPC5XXX_PCI_GSCR &= ~1;
156 pci_hose_read_config_byte_via_dword,
157 pci_hose_read_config_word_via_dword,
158 mpc5200_read_config_dword,
159 pci_hose_write_config_byte_via_dword,
160 pci_hose_write_config_word_via_dword,
161 mpc5200_write_config_dword);
165 #ifdef CONFIG_PCI_SCAN_SHOW
166 printf("PCI: Bus Dev VenId DevId Class Int\n");
169 hose->last_busno = pci_hose_scan(hose);
171 #endif /* CONFIG_PCI */