]> git.sur5r.net Git - u-boot/blob - board/imgtec/malta/malta.c
MIPS: malta: fix IO accessor call
[u-boot] / board / imgtec / malta / malta.c
1 /*
2  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3  * Copyright (C) 2013 Imagination Technologies
4  *
5  * SPDX-License-Identifier:     GPL-2.0
6  */
7
8 #include <common.h>
9 #include <ide.h>
10 #include <netdev.h>
11 #include <pci.h>
12 #include <pci_gt64120.h>
13 #include <pci_msc01.h>
14 #include <rtc.h>
15 #include <serial.h>
16
17 #include <asm/addrspace.h>
18 #include <asm/io.h>
19 #include <asm/malta.h>
20
21 #include "superio.h"
22
23 enum core_card {
24         CORE_UNKNOWN,
25         CORE_LV,
26         CORE_FPGA6,
27 };
28
29 enum sys_con {
30         SYSCON_UNKNOWN,
31         SYSCON_GT64120,
32         SYSCON_MSC01,
33 };
34
35 static void malta_lcd_puts(const char *str)
36 {
37         int i;
38         void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
39
40         /* print up to 8 characters of the string */
41         for (i = 0; i < min((int)strlen(str), 8); i++) {
42                 __raw_writel(str[i], reg);
43                 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
44         }
45
46         /* fill the rest of the display with spaces */
47         for (; i < 8; i++) {
48                 __raw_writel(' ', reg);
49                 reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
50         }
51 }
52
53 static enum core_card malta_core_card(void)
54 {
55         u32 corid, rev;
56         const void *reg = (const void *)CKSEG1ADDR(MALTA_REVISION);
57
58         rev = __raw_readl(reg);
59         corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
60
61         switch (corid) {
62         case MALTA_REVISION_CORID_CORE_LV:
63                 return CORE_LV;
64
65         case MALTA_REVISION_CORID_CORE_FPGA6:
66                 return CORE_FPGA6;
67
68         default:
69                 return CORE_UNKNOWN;
70         }
71 }
72
73 static enum sys_con malta_sys_con(void)
74 {
75         switch (malta_core_card()) {
76         case CORE_LV:
77                 return SYSCON_GT64120;
78
79         case CORE_FPGA6:
80                 return SYSCON_MSC01;
81
82         default:
83                 return SYSCON_UNKNOWN;
84         }
85 }
86
87 phys_size_t initdram(int board_type)
88 {
89         return CONFIG_SYS_MEM_SIZE;
90 }
91
92 int checkboard(void)
93 {
94         enum core_card core;
95
96         malta_lcd_puts("U-boot");
97         puts("Board: MIPS Malta");
98
99         core = malta_core_card();
100         switch (core) {
101         case CORE_LV:
102                 puts(" CoreLV");
103                 break;
104
105         case CORE_FPGA6:
106                 puts(" CoreFPGA6");
107                 break;
108
109         default:
110                 puts(" CoreUnknown");
111         }
112
113         putc('\n');
114         return 0;
115 }
116
117 int board_eth_init(bd_t *bis)
118 {
119         return pci_eth_init(bis);
120 }
121
122 void _machine_restart(void)
123 {
124         void __iomem *reset_base;
125
126         reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
127         __raw_writel(GORESET, reset_base);
128         mdelay(1000);
129 }
130
131 int board_early_init_f(void)
132 {
133         void *io_base;
134
135         /* choose correct PCI I/O base */
136         switch (malta_sys_con()) {
137         case SYSCON_GT64120:
138                 io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
139                 break;
140
141         case SYSCON_MSC01:
142                 io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
143                 break;
144
145         default:
146                 return -1;
147         }
148
149         /* setup FDC37M817 super I/O controller */
150         malta_superio_init(io_base);
151
152         return 0;
153 }
154
155 int misc_init_r(void)
156 {
157         rtc_reset();
158
159         return 0;
160 }
161
162 struct serial_device *default_serial_console(void)
163 {
164         switch (malta_sys_con()) {
165         case SYSCON_GT64120:
166                 return &eserial1_device;
167
168         default:
169         case SYSCON_MSC01:
170                 return &eserial2_device;
171         }
172 }
173
174 void pci_init_board(void)
175 {
176         pci_dev_t bdf;
177         u32 val32;
178         u8 val8;
179
180         switch (malta_sys_con()) {
181         case SYSCON_GT64120:
182                 set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
183
184                 gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
185                                  0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
186                                  0x10000000, 0x10000000, 128 * 1024 * 1024,
187                                  0x00000000, 0x00000000, 0x20000);
188                 break;
189
190         default:
191         case SYSCON_MSC01:
192                 set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
193
194                 msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
195                                0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
196                                MALTA_MSC01_PCIMEM_MAP,
197                                CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
198                                MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
199                                0x00000000, MALTA_MSC01_PCIIO_SIZE);
200                 break;
201         }
202
203         bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
204                               PCI_DEVICE_ID_INTEL_82371AB_0, 0);
205         if (bdf == -1)
206                 panic("Failed to find PIIX4 PCI bridge\n");
207
208         /* setup PCI interrupt routing */
209         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
210         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
211         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
212         pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
213
214         /* mux SERIRQ onto SERIRQ pin */
215         pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
216         val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
217         pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
218
219         /* enable SERIRQ - Linux currently depends upon this */
220         pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
221         val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
222         pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
223
224         bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
225                               PCI_DEVICE_ID_INTEL_82371AB, 0);
226         if (bdf == -1)
227                 panic("Failed to find PIIX4 IDE controller\n");
228
229         /* enable bus master & IO access */
230         val32 |= PCI_COMMAND_MASTER | PCI_COMMAND_IO;
231         pci_write_config_dword(bdf, PCI_COMMAND, val32);
232
233         /* set latency */
234         pci_write_config_byte(bdf, PCI_LATENCY_TIMER, 0x40);
235
236         /* enable IDE/ATA */
237         pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_PRI,
238                                PCI_CFG_PIIX4_IDETIM_IDE);
239         pci_write_config_dword(bdf, PCI_CFG_PIIX4_IDETIM_SEC,
240                                PCI_CFG_PIIX4_IDETIM_IDE);
241 }