]> git.sur5r.net Git - u-boot/blob - include/configs/P2041RDB.h
treewide: Migrate CONFIG_SYS_ALT_MEMTEST to Kconfig
[u-boot] / include / configs / P2041RDB.h
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * P2041 RDB board configuration file
9  * Also supports P2040 RDB
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_RAMBOOT_PBL
15 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
16 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
17 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
18 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
19 #endif
20
21 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
22 /* Set 1M boot space */
23 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
24 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
25                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
26 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
27 #endif
28
29 /* High Level Configuration Options */
30 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
31 #define CONFIG_MP                       /* support multiple processors */
32
33 #ifndef CONFIG_RESET_VECTOR_ADDRESS
34 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
35 #endif
36
37 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
38 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
39 #define CONFIG_PCIE1                    /* PCIE controller 1 */
40 #define CONFIG_PCIE2                    /* PCIE controller 2 */
41 #define CONFIG_PCIE3                    /* PCIE controller 3 */
42 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
43 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
44
45 #define CONFIG_SYS_SRIO
46 #define CONFIG_SRIO1                    /* SRIO port 1 */
47 #define CONFIG_SRIO2                    /* SRIO port 2 */
48 #define CONFIG_SRIO_PCIE_BOOT_MASTER
49 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
50
51 #define CONFIG_ENV_OVERWRITE
52
53 #ifndef CONFIG_MTD_NOR_FLASH
54 #else
55 #define CONFIG_FLASH_CFI_DRIVER
56 #define CONFIG_SYS_FLASH_CFI
57 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
58 #endif
59
60 #if defined(CONFIG_SPIFLASH)
61         #define CONFIG_SYS_EXTRA_ENV_RELOC
62         #define CONFIG_ENV_SPI_BUS              0
63         #define CONFIG_ENV_SPI_CS               0
64         #define CONFIG_ENV_SPI_MAX_HZ           10000000
65         #define CONFIG_ENV_SPI_MODE             0
66         #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
67         #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
68         #define CONFIG_ENV_SECT_SIZE            0x10000
69 #elif defined(CONFIG_SDCARD)
70         #define CONFIG_SYS_EXTRA_ENV_RELOC
71         #define CONFIG_FSL_FIXED_MMC_LOCATION
72         #define CONFIG_SYS_MMC_ENV_DEV          0
73         #define CONFIG_ENV_SIZE                 0x2000
74         #define CONFIG_ENV_OFFSET               (512 * 1658)
75 #elif defined(CONFIG_NAND)
76 #define CONFIG_SYS_EXTRA_ENV_RELOC
77 #define CONFIG_ENV_SIZE                 CONFIG_SYS_NAND_BLOCK_SIZE
78 #define CONFIG_ENV_OFFSET               (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
79 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
80 #define CONFIG_ENV_ADDR         0xffe20000
81 #define CONFIG_ENV_SIZE         0x2000
82 #elif defined(CONFIG_ENV_IS_NOWHERE)
83 #define CONFIG_ENV_SIZE         0x2000
84 #else
85         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE \
86                         - CONFIG_ENV_SECT_SIZE)
87         #define CONFIG_ENV_SIZE         0x2000
88         #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
89 #endif
90
91 #ifndef __ASSEMBLY__
92 unsigned long get_board_sys_clk(unsigned long dummy);
93 #endif
94 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
95
96 /*
97  * These can be toggled for performance analysis, otherwise use default.
98  */
99 #define CONFIG_SYS_CACHE_STASHING
100 #define CONFIG_BACKSIDE_L2_CACHE
101 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
102 #define CONFIG_BTB                      /* toggle branch predition */
103
104 #define CONFIG_ENABLE_36BIT_PHYS
105
106 #ifdef CONFIG_PHYS_64BIT
107 #define CONFIG_ADDR_MAP
108 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
109 #endif
110
111 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
112 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
113 #define CONFIG_SYS_MEMTEST_END          0x00400000
114
115 /*
116  *  Config the L3 Cache as L3 SRAM
117  */
118 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
119 #ifdef CONFIG_PHYS_64BIT
120 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
121                 CONFIG_RAMBOOT_TEXT_BASE)
122 #else
123 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
124 #endif
125 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
126 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
127
128 #ifdef CONFIG_PHYS_64BIT
129 #define CONFIG_SYS_DCSRBAR              0xf0000000
130 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
131 #endif
132
133 /* EEPROM */
134 #define CONFIG_ID_EEPROM
135 #define CONFIG_SYS_I2C_EEPROM_NXID
136 #define CONFIG_SYS_EEPROM_BUS_NUM       0
137 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50
138 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
139
140 /*
141  * DDR Setup
142  */
143 #define CONFIG_VERY_BIG_RAM
144 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
145 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
146
147 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
148 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
149
150 #define CONFIG_DDR_SPD
151
152 #define CONFIG_SYS_SPD_BUS_NUM  0
153 #define SPD_EEPROM_ADDRESS      0x52
154 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
155
156 /*
157  * Local Bus Definitions
158  */
159
160 /* Set the local bus clock 1/8 of platform clock */
161 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
162
163 /*
164  * This board doesn't have a promjet connector.
165  * However, it uses commone corenet board LAW and TLB.
166  * It is necessary to use the same start address with proper offset.
167  */
168 #define CONFIG_SYS_FLASH_BASE           0xe0000000
169 #ifdef CONFIG_PHYS_64BIT
170 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
171 #else
172 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
173 #endif
174
175 #define CONFIG_SYS_FLASH_BR_PRELIM \
176                 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
177                 BR_PS_16 | BR_V)
178 #define CONFIG_SYS_FLASH_OR_PRELIM \
179                 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
180                  | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
181
182 #define CONFIG_FSL_CPLD
183 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
184 #ifdef CONFIG_PHYS_64BIT
185 #define CPLD_BASE_PHYS          0xfffdf0000ull
186 #else
187 #define CPLD_BASE_PHYS          CPLD_BASE
188 #endif
189
190 #define CONFIG_SYS_BR3_PRELIM   (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
191 #define CONFIG_SYS_OR3_PRELIM   0xffffeff7      /* 32KB but only 4k mapped */
192
193 #define PIXIS_LBMAP_SWITCH      7
194 #define PIXIS_LBMAP_MASK        0xf0
195 #define PIXIS_LBMAP_SHIFT       4
196 #define PIXIS_LBMAP_ALTBANK     0x40
197
198 #define CONFIG_SYS_FLASH_QUIET_TEST
199 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
200
201 #define CONFIG_SYS_MAX_FLASH_BANKS      1               /* number of banks */
202 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
203 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Erase Timeout (ms) */
204 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Write Timeout (ms) */
205
206 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
207
208 #if defined(CONFIG_RAMBOOT_PBL)
209 #define CONFIG_SYS_RAMBOOT
210 #endif
211
212 #define CONFIG_NAND_FSL_ELBC
213 /* Nand Flash */
214 #ifdef CONFIG_NAND_FSL_ELBC
215 #define CONFIG_SYS_NAND_BASE            0xffa00000
216 #ifdef CONFIG_PHYS_64BIT
217 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
218 #else
219 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
220 #endif
221
222 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
223 #define CONFIG_SYS_MAX_NAND_DEVICE      1
224 #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
225
226 /* NAND flash config */
227 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
228                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
229                                | BR_PS_8               /* Port Size = 8 bit */ \
230                                | BR_MS_FCM             /* MSEL = FCM */ \
231                                | BR_V)                 /* valid */
232 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
233                                | OR_FCM_PGS            /* Large Page*/ \
234                                | OR_FCM_CSCT \
235                                | OR_FCM_CST \
236                                | OR_FCM_CHT \
237                                | OR_FCM_SCY_1 \
238                                | OR_FCM_TRLX \
239                                | OR_FCM_EHTR)
240
241 #ifdef CONFIG_NAND
242 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
243 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
244 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
245 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
246 #else
247 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
248 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
249 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
250 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
251 #endif
252 #else
253 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
254 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
255 #endif /* CONFIG_NAND_FSL_ELBC */
256
257 #define CONFIG_SYS_FLASH_EMPTY_INFO
258 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
259 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
260
261 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
262 #define CONFIG_MISC_INIT_R
263
264 #define CONFIG_HWCONFIG
265
266 /* define to use L1 as initial stack */
267 #define CONFIG_L1_INIT_RAM
268 #define CONFIG_SYS_INIT_RAM_LOCK
269 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
270 #ifdef CONFIG_PHYS_64BIT
271 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
272 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
273 /* The assembler doesn't like typecast */
274 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
275         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
276           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
277 #else
278 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
279 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
280 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
281 #endif
282 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
283
284 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
285                                         GENERATED_GBL_DATA_SIZE)
286 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
287
288 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
289 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)
290
291 /* Serial Port - controlled on board with jumper J8
292  * open - index 2
293  * shorted - index 1
294  */
295 #define CONFIG_SYS_NS16550_SERIAL
296 #define CONFIG_SYS_NS16550_REG_SIZE     1
297 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
298
299 #define CONFIG_SYS_BAUDRATE_TABLE       \
300         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
301
302 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
303 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
304 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
305 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
306
307 /* I2C */
308 #define CONFIG_SYS_I2C
309 #define CONFIG_SYS_I2C_FSL
310 #define CONFIG_SYS_FSL_I2C_SPEED        400000
311 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
312 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
313 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
314 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
315 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
316
317 /*
318  * RapidIO
319  */
320 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
321 #ifdef CONFIG_PHYS_64BIT
322 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
323 #else
324 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
325 #endif
326 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
327
328 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
329 #ifdef CONFIG_PHYS_64BIT
330 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
331 #else
332 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
333 #endif
334 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
335
336 /*
337  * for slave u-boot IMAGE instored in master memory space,
338  * PHYS must be aligned based on the SIZE
339  */
340 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
341 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
342 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
343 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
344 /*
345  * for slave UCODE and ENV instored in master memory space,
346  * PHYS must be aligned based on the SIZE
347  */
348 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
349 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
350 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
351
352 /* slave core release by master*/
353 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
354 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
355
356 /*
357  * SRIO_PCIE_BOOT - SLAVE
358  */
359 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
360 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
361 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
362                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
363 #endif
364
365 /*
366  * eSPI - Enhanced SPI
367  */
368 #define CONFIG_SF_DEFAULT_SPEED         10000000
369 #define CONFIG_SF_DEFAULT_MODE          0
370
371 /*
372  * General PCI
373  * Memory space is mapped 1-1, but I/O space must start from 0.
374  */
375
376 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
377 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
378 #ifdef CONFIG_PHYS_64BIT
379 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
380 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
381 #else
382 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
383 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
384 #endif
385 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
386 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
387 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
388 #ifdef CONFIG_PHYS_64BIT
389 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
390 #else
391 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
392 #endif
393 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
394
395 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
396 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
397 #ifdef CONFIG_PHYS_64BIT
398 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
399 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
400 #else
401 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
402 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
403 #endif
404 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
405 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
406 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
407 #ifdef CONFIG_PHYS_64BIT
408 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
409 #else
410 #define CONFIG_SYS_PCIE2_IO_PHYS        0xf8010000
411 #endif
412 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
413
414 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
415 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
416 #ifdef CONFIG_PHYS_64BIT
417 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
418 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
419 #else
420 #define CONFIG_SYS_PCIE3_MEM_BUS        0xc0000000
421 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc0000000
422 #endif
423 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
424 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
425 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
426 #ifdef CONFIG_PHYS_64BIT
427 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
428 #else
429 #define CONFIG_SYS_PCIE3_IO_PHYS        0xf8020000
430 #endif
431 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
432
433 /* Qman/Bman */
434 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
435 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
436 #ifdef CONFIG_PHYS_64BIT
437 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
438 #else
439 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
440 #endif
441 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
442 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
443 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
444 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
445 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
446 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
447                                         CONFIG_SYS_BMAN_CENA_SIZE)
448 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
449 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
450 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
451 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
452 #ifdef CONFIG_PHYS_64BIT
453 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
454 #else
455 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
456 #endif
457 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
458 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
459 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
460 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
461 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
462 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
463                                         CONFIG_SYS_QMAN_CENA_SIZE)
464 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
465 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
466
467 #define CONFIG_SYS_DPAA_FMAN
468 #define CONFIG_SYS_DPAA_PME
469 /* Default address of microcode for the Linux Fman driver */
470 #if defined(CONFIG_SPIFLASH)
471 /*
472  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
473  * env, so we got 0x110000.
474  */
475 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
476 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
477 #elif defined(CONFIG_SDCARD)
478 /*
479  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
480  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
481  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
482  */
483 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
484 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
485 #elif defined(CONFIG_NAND)
486 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
487 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
488 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
489 /*
490  * Slave has no ucode locally, it can fetch this from remote. When implementing
491  * in two corenet boards, slave's ucode could be stored in master's memory
492  * space, the address can be mapped from slave TLB->slave LAW->
493  * slave SRIO or PCIE outbound window->master inbound window->
494  * master LAW->the ucode address in master's memory space.
495  */
496 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
497 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
498 #else
499 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
500 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
501 #endif
502 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
503 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
504
505 #ifdef CONFIG_SYS_DPAA_FMAN
506 #define CONFIG_FMAN_ENET
507 #define CONFIG_PHYLIB_10G
508 #define CONFIG_PHY_VITESSE
509 #define CONFIG_PHY_TERANETICS
510 #endif
511
512 #ifdef CONFIG_PCI
513 #define CONFIG_PCI_INDIRECT_BRIDGE
514
515 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
516 #endif  /* CONFIG_PCI */
517
518 /* SATA */
519 #define CONFIG_FSL_SATA_V2
520
521 #ifdef CONFIG_FSL_SATA_V2
522 #define CONFIG_SYS_SATA_MAX_DEVICE      2
523 #define CONFIG_SATA1
524 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
525 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
526 #define CONFIG_SATA2
527 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
528 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
529
530 #define CONFIG_LBA48
531 #endif
532
533 #ifdef CONFIG_FMAN_ENET
534 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
535 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
536 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
537 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
538 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
539
540 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
541 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
542 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
543 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
544
545 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
546
547 #define CONFIG_SYS_TBIPA_VALUE  8
548 #define CONFIG_MII              /* MII PHY management */
549 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
550 #endif
551
552 /*
553  * Environment
554  */
555 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
556 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
557
558 /*
559  * Command line configuration.
560  */
561
562 /*
563 * USB
564 */
565 #define CONFIG_HAS_FSL_DR_USB
566 #define CONFIG_HAS_FSL_MPH_USB
567
568 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
569 #define CONFIG_USB_EHCI_FSL
570 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
571 #endif
572
573 #ifdef CONFIG_MMC
574 #define CONFIG_FSL_ESDHC
575 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
576 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
577 #endif
578
579 /*
580  * Miscellaneous configurable options
581  */
582 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
583
584 /*
585  * For booting Linux, the board info and command line data
586  * have to be in the first 64 MB of memory, since this is
587  * the maximum mapped by the Linux kernel during initialization.
588  */
589 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
590 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
591
592 #ifdef CONFIG_CMD_KGDB
593 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
594 #endif
595
596 /*
597  * Environment Configuration
598  */
599 #define CONFIG_ROOTPATH         "/opt/nfsroot"
600 #define CONFIG_BOOTFILE         "uImage"
601 #define CONFIG_UBOOTPATH        u-boot.bin
602
603 /* default location for tftp and bootm */
604 #define CONFIG_LOADADDR         1000000
605
606 #define __USB_PHY_TYPE  utmi
607
608 #define CONFIG_EXTRA_ENV_SETTINGS                               \
609         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
610         "bank_intlv=cs0_cs1\0"                                  \
611         "netdev=eth0\0"                                         \
612         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
613         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"             \
614         "tftpflash=tftpboot $loadaddr $uboot && "               \
615         "protect off $ubootaddr +$filesize && "                 \
616         "erase $ubootaddr +$filesize && "                       \
617         "cp.b $loadaddr $ubootaddr $filesize && "               \
618         "protect on $ubootaddr +$filesize && "                  \
619         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
620         "consoledev=ttyS0\0"                                    \
621         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
622         "usb_dr_mode=host\0"                                    \
623         "ramdiskaddr=2000000\0"                                 \
624         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
625         "fdtaddr=1e00000\0"                                     \
626         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
627         "bdev=sda3\0"
628
629 #define CONFIG_HDBOOT                                   \
630         "setenv bootargs root=/dev/$bdev rw "           \
631         "console=$consoledev,$baudrate $othbootargs;"   \
632         "tftp $loadaddr $bootfile;"                     \
633         "tftp $fdtaddr $fdtfile;"                       \
634         "bootm $loadaddr - $fdtaddr"
635
636 #define CONFIG_NFSBOOTCOMMAND                   \
637         "setenv bootargs root=/dev/nfs rw "     \
638         "nfsroot=$serverip:$rootpath "          \
639         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
640         "console=$consoledev,$baudrate $othbootargs;"   \
641         "tftp $loadaddr $bootfile;"             \
642         "tftp $fdtaddr $fdtfile;"               \
643         "bootm $loadaddr - $fdtaddr"
644
645 #define CONFIG_RAMBOOTCOMMAND                           \
646         "setenv bootargs root=/dev/ram rw "             \
647         "console=$consoledev,$baudrate $othbootargs;"   \
648         "tftp $ramdiskaddr $ramdiskfile;"               \
649         "tftp $loadaddr $bootfile;"                     \
650         "tftp $fdtaddr $fdtfile;"                       \
651         "bootm $loadaddr $ramdiskaddr $fdtaddr"
652
653 #define CONFIG_BOOTCOMMAND              CONFIG_HDBOOT
654
655 #include <asm/fsl_secure_boot.h>
656
657 #endif  /* __CONFIG_H */