]> git.sur5r.net Git - u-boot/blob - include/configs/UCP1020.h
Convert CONFIG_ENV_IS_IN_MMC/NAND/UBI and NOWHERE to Kconfig
[u-boot] / include / configs / UCP1020.h
1 /*
2  * Copyright 2013-2015 Arcturus Networks, Inc.
3  *           http://www.arcturusnetworks.com/products/ucp1020/
4  * based on include/configs/p1_p2_rdb_pc.h
5  * original copyright follows:
6  * Copyright 2009-2011 Freescale Semiconductor, Inc.
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 /*
12  * QorIQ uCP1020-xx boards configuration file
13  */
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 #define CONFIG_PCIE1    /* PCIE controller 1 (slot 1) */
18 #define CONFIG_PCIE2    /* PCIE controller 2 (slot 2) */
19 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
20 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
21 #define CONFIG_FSL_PCIE_RESET   /* need PCIe reset errata */
22 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
23
24 #if defined(CONFIG_TARTGET_UCP1020T1)
25
26 #define CONFIG_UCP1020_REV_1_3
27
28 #define CONFIG_BOARDNAME "uCP1020-64EE512-0U1-XR-T1"
29
30 #define CONFIG_TSEC_ENET
31 #define CONFIG_TSEC1
32 #define CONFIG_TSEC3
33 #define CONFIG_HAS_ETH0
34 #define CONFIG_HAS_ETH1
35 #define CONFIG_ETHADDR          00:19:D3:FF:FF:FF
36 #define CONFIG_ETH1ADDR         00:19:D3:FF:FF:FE
37 #define CONFIG_ETH2ADDR         00:19:D3:FF:FF:FD
38 #define CONFIG_IPADDR           10.80.41.229
39 #define CONFIG_SERVERIP         10.80.41.227
40 #define CONFIG_NETMASK          255.255.252.0
41 #define CONFIG_ETHPRIME         "eTSEC3"
42
43 #ifndef CONFIG_SPI_FLASH
44 #endif
45 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
46
47 #define CONFIG_SYS_L2_SIZE      (256 << 10)
48
49 #define CONFIG_LAST_STAGE_INIT
50
51 #endif
52
53 #if defined(CONFIG_TARGET_UCP1020)
54
55 #define CONFIG_UCP1020
56 #define CONFIG_UCP1020_REV_1_3
57
58 #define CONFIG_BOARDNAME_LOCAL "uCP1020-64EEE512-OU1-XR"
59
60 #define CONFIG_TSEC_ENET
61 #define CONFIG_TSEC1
62 #define CONFIG_TSEC2
63 #define CONFIG_TSEC3
64 #define CONFIG_HAS_ETH0
65 #define CONFIG_HAS_ETH1
66 #define CONFIG_HAS_ETH2
67 #define CONFIG_ETHADDR          00:06:3B:FF:FF:FF
68 #define CONFIG_ETH1ADDR         00:06:3B:FF:FF:FE
69 #define CONFIG_ETH2ADDR         00:06:3B:FF:FF:FD
70 #define CONFIG_IPADDR           192.168.1.81
71 #define CONFIG_IPADDR1          192.168.1.82
72 #define CONFIG_IPADDR2          192.168.1.83
73 #define CONFIG_SERVERIP         192.168.1.80
74 #define CONFIG_GATEWAYIP        102.168.1.1
75 #define CONFIG_NETMASK          255.255.255.0
76 #define CONFIG_ETHPRIME         "eTSEC1"
77
78 #ifndef CONFIG_SPI_FLASH
79 #endif
80 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
81
82 #define CONFIG_SYS_L2_SIZE      (256 << 10)
83
84 #define CONFIG_LAST_STAGE_INIT
85
86 #endif
87
88 #ifdef CONFIG_SDCARD
89 #define CONFIG_RAMBOOT_SDCARD
90 #define CONFIG_SYS_RAMBOOT
91 #define CONFIG_SYS_EXTRA_ENV_RELOC
92 #define CONFIG_SYS_TEXT_BASE            0x11000000
93 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
94 #endif
95
96 #ifdef CONFIG_SPIFLASH
97 #define CONFIG_RAMBOOT_SPIFLASH
98 #define CONFIG_SYS_RAMBOOT
99 #define CONFIG_SYS_EXTRA_ENV_RELOC
100 #define CONFIG_SYS_TEXT_BASE            0x11000000
101 #define CONFIG_RESET_VECTOR_ADDRESS     0x1107fffc
102 #endif
103
104 #ifndef CONFIG_SYS_TEXT_BASE
105 #define CONFIG_SYS_TEXT_BASE            0xeff80000
106 #endif
107 #define CONFIG_SYS_TEXT_BASE_NOR        0xeff80000
108
109 #ifndef CONFIG_RESET_VECTOR_ADDRESS
110 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
111 #endif
112
113 #ifndef CONFIG_SYS_MONITOR_BASE
114 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
115 #endif
116
117 #define CONFIG_MP
118
119 #define CONFIG_ENV_OVERWRITE
120
121 #define CONFIG_SATA_SIL
122 #define CONFIG_SYS_SATA_MAX_DEVICE      2
123 #define CONFIG_LIBATA
124 #define CONFIG_LBA48
125
126 #define CONFIG_SYS_CLK_FREQ     66666666
127 #define CONFIG_DDR_CLK_FREQ     66666666
128
129 #define CONFIG_HWCONFIG
130
131 /*
132  * These can be toggled for performance analysis, otherwise use default.
133  */
134 #define CONFIG_L2_CACHE
135 #define CONFIG_BTB
136
137 #define CONFIG_ENABLE_36BIT_PHYS
138
139 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
140 #define CONFIG_SYS_MEMTEST_END          0x1fffffff
141 #define CONFIG_PANIC_HANG       /* do not reset board on panic */
142
143 #define CONFIG_SYS_CCSRBAR              0xffe00000
144 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
145
146 /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
147        SPL code*/
148 #ifdef CONFIG_SPL_BUILD
149 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
150 #endif
151
152 /* DDR Setup */
153 #define CONFIG_DDR_ECC_ENABLE
154 #ifndef CONFIG_DDR_ECC_ENABLE
155 #define CONFIG_SYS_DDR_RAW_TIMING
156 #define CONFIG_DDR_SPD
157 #endif
158 #define CONFIG_SYS_SPD_BUS_NUM 1
159 #undef CONFIG_FSL_DDR_INTERACTIVE
160
161 #define CONFIG_SYS_SDRAM_SIZE_LAW       LAW_SIZE_512M
162 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
163 #define CONFIG_SYS_SDRAM_SIZE           (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
164 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
165 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
166
167 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
168
169 /* Default settings for DDR3 */
170 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
171 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
172 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
173 #define CONFIG_SYS_DDR_CS1_BNDS         0x0040007f
174 #define CONFIG_SYS_DDR_CS1_CONFIG       0x80014302
175 #define CONFIG_SYS_DDR_CS1_CONFIG_2     0x00000000
176
177 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
178 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
179 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
180 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
181
182 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
183 #define CONFIG_SYS_DDR_WRLVL_CONTROL    0x8655A608
184 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
185 #define CONFIG_SYS_DDR_RCW_1            0x00000000
186 #define CONFIG_SYS_DDR_RCW_2            0x00000000
187 #ifdef CONFIG_DDR_ECC_ENABLE
188 #define CONFIG_SYS_DDR_CONTROL          0xE70C0000      /* Type = DDR3 & ECC */
189 #else
190 #define CONFIG_SYS_DDR_CONTROL          0xC70C0000      /* Type = DDR3 */
191 #endif
192 #define CONFIG_SYS_DDR_CONTROL_2        0x04401050
193 #define CONFIG_SYS_DDR_TIMING_4         0x00220001
194 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
195
196 #define CONFIG_SYS_DDR_TIMING_3         0x00020000
197 #define CONFIG_SYS_DDR_TIMING_0         0x00330004
198 #define CONFIG_SYS_DDR_TIMING_1         0x6f6B4846
199 #define CONFIG_SYS_DDR_TIMING_2         0x0FA8C8CF
200 #define CONFIG_SYS_DDR_CLK_CTRL         0x03000000
201 #define CONFIG_SYS_DDR_MODE_1           0x40461520
202 #define CONFIG_SYS_DDR_MODE_2           0x8000c000
203 #define CONFIG_SYS_DDR_INTERVAL         0x0C300000
204
205 #undef CONFIG_CLOCKS_IN_MHZ
206
207 /*
208  * Memory map
209  *
210  * 0x0000_0000 0x7fff_ffff      DDR             Up to 2GB cacheable
211  * 0x8000_0000 0xdfff_ffff      PCI Express Mem 1G non-cacheable(PCIe * 2)
212  * 0xec00_0000 0xefff_ffff      NOR flash       Up to 64M non-cacheable CS0/1
213  * 0xf8f8_0000 0xf8ff_ffff      L2 SRAM         Up to 256K cacheable
214  *   (early boot only)
215  * 0xffc0_0000 0xffc3_ffff      PCI IO range    256k non-cacheable
216  * 0xffd0_0000 0xffd0_3fff      L1 for stack    16K cacheable
217  * 0xffe0_0000 0xffef_ffff      CCSR            1M non-cacheable
218  */
219
220 /*
221  * Local Bus Definitions
222  */
223 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* 64M */
224 #define CONFIG_SYS_FLASH_BASE           0xec000000
225
226 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
227
228 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
229         | BR_PS_16 | BR_V)
230
231 #define CONFIG_FLASH_OR_PRELIM          0xfc000ff7
232
233 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
234 #define CONFIG_SYS_FLASH_QUIET_TEST
235 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
236
237 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
238
239 #undef CONFIG_SYS_FLASH_CHECKSUM
240 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
241 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
242
243 #define CONFIG_FLASH_CFI_DRIVER
244 #define CONFIG_SYS_FLASH_CFI
245 #define CONFIG_SYS_FLASH_EMPTY_INFO
246 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
247
248 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
249
250 #define CONFIG_SYS_INIT_RAM_LOCK
251 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
252 /* Initial L1 address */
253 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
254 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
255 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
256 /* Size of used area in RAM */
257 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
258
259 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
260                                         GENERATED_GBL_DATA_SIZE)
261 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
262
263 #define CONFIG_SYS_MONITOR_LEN  (256 * 1024)/* Reserve 256 kB for Mon */
264 #define CONFIG_SYS_MALLOC_LEN   (1024 * 1024)/* Reserved for malloc */
265
266 #define CONFIG_SYS_PMC_BASE     0xff980000
267 #define CONFIG_SYS_PMC_BASE_PHYS        CONFIG_SYS_PMC_BASE
268 #define CONFIG_PMC_BR_PRELIM    (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
269                                         BR_PS_8 | BR_V)
270 #define CONFIG_PMC_OR_PRELIM    (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
271                                  OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
272                                  OR_GPCM_EAD)
273
274 #define CONFIG_SYS_BR0_PRELIM   CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
275 #define CONFIG_SYS_OR0_PRELIM   CONFIG_FLASH_OR_PRELIM  /* NOR Options */
276 #ifdef CONFIG_NAND_FSL_ELBC
277 #define CONFIG_SYS_BR1_PRELIM   CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
278 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
279 #endif
280
281 /* Serial Port - controlled on board with jumper J8
282  * open - index 2
283  * shorted - index 1
284  */
285 #define CONFIG_CONS_INDEX               1
286 #undef CONFIG_SERIAL_SOFTWARE_FIFO
287 #define CONFIG_SYS_NS16550_SERIAL
288 #define CONFIG_SYS_NS16550_REG_SIZE     1
289 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
290 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
291 #define CONFIG_NS16550_MIN_FUNCTIONS
292 #endif
293
294 #define CONFIG_SYS_BAUDRATE_TABLE       \
295         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
296
297 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
298 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
299
300 /* I2C */
301 #define CONFIG_SYS_I2C
302 #define CONFIG_SYS_I2C_FSL
303 #define CONFIG_SYS_FSL_I2C_SPEED        400000
304 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
305 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
306 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
307 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
308 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
309 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x29} }
310 #define CONFIG_SYS_SPD_BUS_NUM          1 /* For rom_loc and flash bank */
311
312 #define CONFIG_RTC_DS1337
313 #define CONFIG_RTC_DS1337_NOOSC
314 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
315 #define CONFIG_SYS_I2C_PCA9557_ADDR     0x18
316 #define CONFIG_SYS_I2C_NCT72_ADDR       0x4C
317 #define CONFIG_SYS_I2C_IDT6V49205B      0x69
318
319 /*
320  * eSPI - Enhanced SPI
321  */
322 #define CONFIG_HARD_SPI
323
324 #define CONFIG_SF_DEFAULT_SPEED         10000000
325 #define CONFIG_SF_DEFAULT_MODE          SPI_MODE_0
326
327 #if defined(CONFIG_PCI)
328 /*
329  * General PCI
330  * Memory space is mapped 1-1, but I/O space must start from 0.
331  */
332
333 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
334 #define CONFIG_SYS_PCIE2_NAME           "PCIe SLOT CON9"
335 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
336 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
337 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
338 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
339 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
340 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
341 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
342 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
343
344 /* controller 1, Slot 2, tgtid 1, Base address a000 */
345 #define CONFIG_SYS_PCIE1_NAME           "PCIe SLOT CON10"
346 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
347 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
348 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
349 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
350 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
351 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
352 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
353 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
354
355 #define CONFIG_CMD_PCI
356
357 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
358 #endif /* CONFIG_PCI */
359
360 /*
361  * Environment
362  */
363 #ifdef CONFIG_ENV_FIT_UCBOOT
364
365 #define CONFIG_ENV_IS_IN_FLASH
366 #define CONFIG_ENV_ADDR         (CONFIG_SYS_FLASH_BASE + 0x20000)
367 #define CONFIG_ENV_SIZE         0x20000
368 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
369
370 #else
371
372 #define CONFIG_ENV_SPI_BUS      0
373 #define CONFIG_ENV_SPI_CS       0
374 #define CONFIG_ENV_SPI_MAX_HZ   10000000
375 #define CONFIG_ENV_SPI_MODE     0
376
377 #ifdef CONFIG_RAMBOOT_SPIFLASH
378
379 #define CONFIG_ENV_IS_IN_SPI_FLASH
380 #define CONFIG_ENV_SIZE         0x3000          /* 12KB */
381 #define CONFIG_ENV_OFFSET       0x2000          /* 8KB */
382 #define CONFIG_ENV_SECT_SIZE    0x1000
383
384 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
385 /* Address and size of Redundant Environment Sector     */
386 #define CONFIG_ENV_OFFSET_REDUND        (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
387 #define CONFIG_ENV_SIZE_REDUND          CONFIG_ENV_SIZE
388 #endif
389
390 #elif defined(CONFIG_RAMBOOT_SDCARD)
391 #define CONFIG_FSL_FIXED_MMC_LOCATION
392 #define CONFIG_ENV_SIZE         0x2000
393 #define CONFIG_SYS_MMC_ENV_DEV  0
394
395 #elif defined(CONFIG_SYS_RAMBOOT)
396 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
397 #define CONFIG_ENV_SIZE         0x2000
398
399 #else
400 #define CONFIG_ENV_IS_IN_FLASH
401 #define CONFIG_ENV_BASE         (CONFIG_SYS_FLASH_BASE)
402 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
403 #define CONFIG_ENV_SIZE         CONFIG_ENV_SECT_SIZE
404 #define CONFIG_ENV_ADDR         (CONFIG_ENV_BASE + 0xC0000)
405 #if defined(CONFIG_SYS_REDUNDAND_ENVIRONMENT)
406 /* Address and size of Redundant Environment Sector     */
407 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
408 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
409 #endif
410
411 #endif
412
413 #endif  /* CONFIG_ENV_FIT_UCBOOT */
414
415 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
416 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
417
418 /*
419  * Command line configuration.
420  */
421 #define CONFIG_CMD_REGINFO
422
423 /*
424  * USB
425  */
426 #define CONFIG_HAS_FSL_DR_USB
427
428 #if defined(CONFIG_HAS_FSL_DR_USB)
429 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
430
431 #ifdef CONFIG_USB_EHCI_HCD
432 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
433 #define CONFIG_USB_EHCI_FSL
434 #endif
435 #endif
436
437 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
438
439 #ifdef CONFIG_MMC
440 #define CONFIG_FSL_ESDHC
441 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
442 #define CONFIG_MMC_SPI
443 #define CONFIG_CMD_MMC_SPI
444 #endif
445
446 /* Misc Extra Settings */
447 #undef CONFIG_WATCHDOG  /* watchdog disabled */
448
449 /*
450  * Miscellaneous configurable options
451  */
452 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
453 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
454 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
455 #if defined(CONFIG_CMD_KGDB)
456 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
457 #else
458 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
459 #endif
460 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
461         /* Print Buffer Size */
462 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
463 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
464 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms tick */
465
466 /*
467  * For booting Linux, the board info and command line data
468  * have to be in the first 64 MB of memory, since this is
469  * the maximum mapped by the Linux kernel during initialization.
470  */
471 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux*/
472 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
473
474 #if defined(CONFIG_CMD_KGDB)
475 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
476 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
477 #endif
478
479 /*
480  * Environment Configuration
481  */
482
483 #if defined(CONFIG_TSEC_ENET)
484
485 #if defined(CONFIG_UCP1020_REV_1_2)
486 #define CONFIG_PHY_MICREL_KSZ9021
487 #elif defined(CONFIG_UCP1020_REV_1_3)
488 #define CONFIG_PHY_MICREL_KSZ9031
489 #else
490 #error "UCP1020 module revision is not defined !!!"
491 #endif
492
493 #define CONFIG_BOOTP_SERVERIP
494
495 #define CONFIG_MII              /* MII PHY management */
496 #define CONFIG_TSEC1_NAME       "eTSEC1"
497 #define CONFIG_TSEC2_NAME       "eTSEC2"
498 #define CONFIG_TSEC3_NAME       "eTSEC3"
499
500 #define TSEC1_PHY_ADDR  4
501 #define TSEC2_PHY_ADDR  0
502 #define TSEC2_PHY_ADDR_SGMII    0x00
503 #define TSEC3_PHY_ADDR  6
504
505 #define TSEC1_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
506 #define TSEC2_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
507 #define TSEC3_FLAGS     (TSEC_GIGABIT | TSEC_REDUCED)
508
509 #define TSEC1_PHYIDX    0
510 #define TSEC2_PHYIDX    0
511 #define TSEC3_PHYIDX    0
512
513 #define CONFIG_PHY_GIGE 1       /* Include GbE speed/duplex detection */
514
515 #endif
516
517 #define CONFIG_HOSTNAME         UCP1020
518 #define CONFIG_ROOTPATH         "/opt/nfsroot"
519 #define CONFIG_BOOTFILE         "uImage"
520 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
521
522 /* default location for tftp and bootm */
523 #define CONFIG_LOADADDR         1000000
524
525 #define CONFIG_BOOTARGS /* the boot command will set bootargs */
526
527 #if defined(CONFIG_DONGLE)
528
529 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
530 "bootcmd=run prog_spi_mbrbootcramfs\0"                                  \
531 "bootfile=uImage\0"                                                     \
532 "consoledev=ttyS0\0"                                                    \
533 "cramfsfile=image.cramfs\0"                                             \
534 "dtbaddr=0x00c00000\0"                                                  \
535 "dtbfile=image.dtb\0"                                                   \
536 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
537 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
538 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
539 "fileaddr=0x01000000\0"                                                 \
540 "filesize=0x00080000\0"                                                 \
541 "flashmbr=sf probe 0; "                                                 \
542         "tftp $loadaddr $mbr; "                                         \
543         "sf erase $mbr_offset +$filesize; "                             \
544         "sf write $loadaddr $mbr_offset $filesize\0"                    \
545 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
546         "protect off $nor_recoveryaddr +$filesize; "                    \
547         "erase $nor_recoveryaddr +$filesize; "                          \
548         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
549         "protect on $nor_recoveryaddr +$filesize\0 "                    \
550 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
551         "protect off $nor_ubootaddr +$filesize; "                       \
552         "erase $nor_ubootaddr +$filesize; "                             \
553         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
554         "protect on $nor_ubootaddr +$filesize\0 "                       \
555 "flashworking=tftp $workingaddr $cramfsfile; "                          \
556         "protect off $nor_workingaddr +$filesize; "                     \
557         "erase $nor_workingaddr +$filesize; "                           \
558         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
559         "protect on $nor_workingaddr +$filesize\0 "                     \
560 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
561 "kerneladdr=0x01100000\0"                                               \
562 "kernelfile=uImage\0"                                                   \
563 "loadaddr=0x01000000\0"                                                 \
564 "mbr=uCP1020d.mbr\0"                                                    \
565 "mbr_offset=0x00000000\0"                                               \
566 "mmbr=uCP1020Quiet.mbr\0"                                               \
567 "mmcpart=0:2\0"                                                         \
568 "mmc__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
569         "mmc erase 1 1; "                                               \
570         "mmc write $loadaddr 1 1\0"                                     \
571 "mmc__uboot=fatload mmc $mmcpart $loadaddr $ubootfile; "                \
572         "mmc erase 0x40 0x400; "                                        \
573         "mmc write $loadaddr 0x40 0x400\0"                              \
574 "netdev=eth0\0"                                                         \
575 "nor_recoveryaddr=0xEC0A0000\0"                                         \
576 "nor_ubootaddr=0xEFF80000\0"                                            \
577 "nor_workingaddr=0xECFA0000\0"                                          \
578 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
579         " console=$consoledev,$baudrate $othbootargs; "                 \
580         "run norloadrecovery; "                                         \
581         "bootm $kerneladdr - $dtbaddr\0"                                \
582 "norbootworking=setenv bootargs $workingbootargs"                       \
583         " console=$consoledev,$baudrate $othbootargs; "                 \
584         "run norloadworking; "                                          \
585         "bootm $kerneladdr - $dtbaddr\0"                                \
586 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
587         "setenv cramfsaddr $nor_recoveryaddr; "                         \
588         "cramfsload $dtbaddr $dtbfile; "                                \
589         "cramfsload $kerneladdr $kernelfile\0"                          \
590 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
591         "setenv cramfsaddr $nor_workingaddr; "                          \
592         "cramfsload $dtbaddr $dtbfile; "                                \
593         "cramfsload $kerneladdr $kernelfile\0"                          \
594 "prog_spi_mbr=run spi__mbr\0"                                           \
595 "prog_spi_mbrboot=run spi__mbr; run spi__boot1; run spi__boot2\0"       \
596 "prog_spi_mbrbootcramfs=run spi__mbr; run spi__boot1; run spi__boot2; " \
597         "run spi__cramfs\0"                                             \
598 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
599         " console=$consoledev,$baudrate $othbootargs; "                 \
600         "tftp $rootfsaddr $rootfsfile; "                                \
601         "tftp $loadaddr $kernelfile; "                                  \
602         "tftp $dtbaddr $dtbfile; "                                      \
603         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
604 "ramdisk_size=120000\0"                                                 \
605 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
606 "recoveryaddr=0x02F00000\0"                                             \
607 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
608 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
609         "mw.l 0xffe0f008 0x00400000\0"                                  \
610 "rootfsaddr=0x02F00000\0"                                               \
611 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
612 "rootpath=/opt/nfsroot\0"                                               \
613 "spi__boot1=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
614         "protect off 0xeC000000 +$filesize; "                           \
615         "erase 0xEC000000 +$filesize; "                                 \
616         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
617         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
618         "protect on 0xeC000000 +$filesize\0"                            \
619 "spi__boot2=fatload mmc $mmcpart $loadaddr u-boot.bin; "                \
620         "protect off 0xeFF80000 +$filesize; "                           \
621         "erase 0xEFF80000 +$filesize; "                                 \
622         "cp.b $loadaddr 0xEFF80000 $filesize; "                         \
623         "cmp.b $loadaddr 0xEFF80000 $filesize; "                        \
624         "protect on 0xeFF80000 +$filesize\0"                            \
625 "spi__bootd=fatload mmc $mmcpart $loadaddr $ubootd; "                   \
626         "sf probe 0; sf erase 0x8000 +$filesize; "                      \
627         "sf write $loadaddr 0x8000 $filesize\0"                         \
628 "spi__cramfs=fatload mmc $mmcpart $loadaddr image.cramfs; "             \
629         "protect off 0xec0a0000 +$filesize; "                           \
630         "erase 0xeC0A0000 +$filesize; "                                 \
631         "cp.b $loadaddr 0xeC0A0000 $filesize; "                         \
632         "protect on 0xec0a0000 +$filesize\0"                            \
633 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
634         "sf probe 1; sf erase 0 +$filesize; "                           \
635         "sf write $loadaddr 0 $filesize\0"                              \
636 "spi__mbrd=fatload mmc $mmcpart $loadaddr $mbr; "                       \
637         "sf probe 0; sf erase 0 +$filesize; "                           \
638         "sf write $loadaddr 0 $filesize\0"                              \
639 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
640         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
641         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
642         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
643         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
644         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
645 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
646 "ubootaddr=0x01000000\0"                                                \
647 "ubootfile=u-boot.bin\0"                                                \
648 "ubootd=u-boot4dongle.bin\0"                                            \
649 "upgrade=run flashworking\0"                                            \
650 "usb_phy_type=ulpi\0 "                                                  \
651 "workingaddr=0x02F00000\0"                                              \
652 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
653
654 #else
655
656 #if defined(CONFIG_UCP1020T1)
657
658 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
659 "bootcmd=run releasefpga; run norbootworking || run norbootrecovery\0"  \
660 "bootfile=uImage\0"                                                     \
661 "consoledev=ttyS0\0"                                                    \
662 "cramfsfile=image.cramfs\0"                                             \
663 "dtbaddr=0x00c00000\0"                                                  \
664 "dtbfile=image.dtb\0"                                                   \
665 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
666 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
667 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
668 "fileaddr=0x01000000\0"                                                 \
669 "filesize=0x00080000\0"                                                 \
670 "flashmbr=sf probe 0; "                                                 \
671         "tftp $loadaddr $mbr; "                                         \
672         "sf erase $mbr_offset +$filesize; "                             \
673         "sf write $loadaddr $mbr_offset $filesize\0"                    \
674 "flashrecovery=tftp $recoveryaddr $cramfsfile; "                        \
675         "protect off $nor_recoveryaddr +$filesize; "                    \
676         "erase $nor_recoveryaddr +$filesize; "                          \
677         "cp.b $recoveryaddr $nor_recoveryaddr $filesize; "              \
678         "protect on $nor_recoveryaddr +$filesize\0 "                    \
679 "flashuboot=tftp $ubootaddr $ubootfile; "                               \
680         "protect off $nor_ubootaddr +$filesize; "                       \
681         "erase $nor_ubootaddr +$filesize; "                             \
682         "cp.b $ubootaddr $nor_ubootaddr $filesize; "                    \
683         "protect on $nor_ubootaddr +$filesize\0 "                       \
684 "flashworking=tftp $workingaddr $cramfsfile; "                          \
685         "protect off $nor_workingaddr +$filesize; "                     \
686         "erase $nor_workingaddr +$filesize; "                           \
687         "cp.b $workingaddr $nor_workingaddr $filesize; "                \
688         "protect on $nor_workingaddr +$filesize\0 "                     \
689 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
690 "kerneladdr=0x01100000\0"                                               \
691 "kernelfile=uImage\0"                                                   \
692 "loadaddr=0x01000000\0"                                                 \
693 "mbr=uCP1020.mbr\0"                                                     \
694 "mbr_offset=0x00000000\0"                                               \
695 "netdev=eth0\0"                                                         \
696 "nor_recoveryaddr=0xEC0A0000\0"                                         \
697 "nor_ubootaddr=0xEFF80000\0"                                            \
698 "nor_workingaddr=0xECFA0000\0"                                          \
699 "norbootrecovery=setenv bootargs $recoverybootargs"                     \
700         " console=$consoledev,$baudrate $othbootargs; "                 \
701         "run norloadrecovery; "                                         \
702         "bootm $kerneladdr - $dtbaddr\0"                                \
703 "norbootworking=setenv bootargs $workingbootargs"                       \
704         " console=$consoledev,$baudrate $othbootargs; "                 \
705         "run norloadworking; "                                          \
706         "bootm $kerneladdr - $dtbaddr\0"                                \
707 "norloadrecovery=mw.l $kerneladdr 0x0 0x00a00000; "                     \
708         "setenv cramfsaddr $nor_recoveryaddr; "                         \
709         "cramfsload $dtbaddr $dtbfile; "                                \
710         "cramfsload $kerneladdr $kernelfile\0"                          \
711 "norloadworking=mw.l $kerneladdr 0x0 0x00a00000; "                      \
712         "setenv cramfsaddr $nor_workingaddr; "                          \
713         "cramfsload $dtbaddr $dtbfile; "                                \
714         "cramfsload $kerneladdr $kernelfile\0"                          \
715 "othbootargs=quiet\0"                                                   \
716 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
717         " console=$consoledev,$baudrate $othbootargs; "                 \
718         "tftp $rootfsaddr $rootfsfile; "                                \
719         "tftp $loadaddr $kernelfile; "                                  \
720         "tftp $dtbaddr $dtbfile; "                                      \
721         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
722 "ramdisk_size=120000\0"                                                 \
723 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
724 "recoveryaddr=0x02F00000\0"                                             \
725 "recoverybootargs=root=/dev/mtdblock0 rootfstype=cramfs ro\0"           \
726 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
727         "mw.l 0xffe0f008 0x00400000\0"                                  \
728 "rootfsaddr=0x02F00000\0"                                               \
729 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
730 "rootpath=/opt/nfsroot\0"                                               \
731 "silent=1\0"                                                            \
732 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
733         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
734         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
735         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
736         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
737         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
738 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
739 "ubootaddr=0x01000000\0"                                                \
740 "ubootfile=u-boot.bin\0"                                                \
741 "upgrade=run flashworking\0"                                            \
742 "workingaddr=0x02F00000\0"                                              \
743 "workingbootargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"
744
745 #else /* For Arcturus Modules */
746
747 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
748 "bootcmd=run norkernel\0"                                               \
749 "bootfile=uImage\0"                                                     \
750 "consoledev=ttyS0\0"                                                    \
751 "dtbaddr=0x00c00000\0"                                                  \
752 "dtbfile=image.dtb\0"                                                   \
753 "ethaddr=" __stringify(CONFIG_ETHADDR) "\0"                             \
754 "eth1addr=" __stringify(CONFIG_ETH1ADDR) "\0"                           \
755 "eth2addr=" __stringify(CONFIG_ETH2ADDR) "\0"                           \
756 "fileaddr=0x01000000\0"                                                 \
757 "filesize=0x00080000\0"                                                 \
758 "flashmbr=sf probe 0; "                                                 \
759         "tftp $loadaddr $mbr; "                                         \
760         "sf erase $mbr_offset +$filesize; "                             \
761         "sf write $loadaddr $mbr_offset $filesize\0"                    \
762 "flashuboot=tftp $loadaddr $ubootfile; "                                \
763         "protect off $nor_ubootaddr0 +$filesize; "                      \
764         "erase $nor_ubootaddr0 +$filesize; "                            \
765         "cp.b $loadaddr $nor_ubootaddr0 $filesize; "                    \
766         "protect on $nor_ubootaddr0 +$filesize; "                       \
767         "protect off $nor_ubootaddr1 +$filesize; "                      \
768         "erase $nor_ubootaddr1 +$filesize; "                            \
769         "cp.b $loadaddr $nor_ubootaddr1 $filesize; "                    \
770         "protect on $nor_ubootaddr1 +$filesize\0 "                      \
771 "format0=protect off $part0base +$part0size; "                          \
772         "erase $part0base +$part0size\0"                                \
773 "format1=protect off $part1base +$part1size; "                          \
774         "erase $part1base +$part1size\0"                                \
775 "format2=protect off $part2base +$part2size; "                          \
776         "erase $part2base +$part2size\0"                                \
777 "format3=protect off $part3base +$part3size; "                          \
778         "erase $part3base +$part3size\0"                                \
779 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0 "                           \
780 "kerneladdr=0x01100000\0"                                               \
781 "kernelargs=root=/dev/mtdblock1 rootfstype=cramfs ro\0"                 \
782 "kernelfile=uImage\0"                                                   \
783 "loadaddr=0x01000000\0"                                                 \
784 "mbr=uCP1020.mbr\0"                                                     \
785 "mbr_offset=0x00000000\0"                                               \
786 "netdev=eth0\0"                                                         \
787 "nor_ubootaddr0=0xEC000000\0"                                           \
788 "nor_ubootaddr1=0xEFF80000\0"                                           \
789 "norkernel=setenv bootargs $kernelargs console=$consoledev,$baudrate; " \
790         "run norkernelload; "                                           \
791         "bootm $kerneladdr - $dtbaddr\0"                                \
792 "norkernelload=mw.l $kerneladdr 0x0 0x00a00000; "                       \
793         "setenv cramfsaddr $part0base; "                                \
794         "cramfsload $dtbaddr $dtbfile; "                                \
795         "cramfsload $kerneladdr $kernelfile\0"                          \
796 "part0base=0xEC100000\0"                                                \
797 "part0size=0x00700000\0"                                                \
798 "part1base=0xEC800000\0"                                                \
799 "part1size=0x02000000\0"                                                \
800 "part2base=0xEE800000\0"                                                \
801 "part2size=0x00800000\0"                                                \
802 "part3base=0xEF000000\0"                                                \
803 "part3size=0x00F80000\0"                                                \
804 "partENVbase=0xEC080000\0"                                              \
805 "partENVsize=0x00080000\0"                                              \
806 "program0=tftp part0-000000.bin; "                                      \
807         "protect off $part0base +$filesize; "                           \
808         "erase $part0base +$filesize; "                                 \
809         "cp.b $loadaddr $part0base $filesize; "                         \
810         "echo Verifying...; "                                           \
811         "cmp.b $loadaddr $part0base $filesize\0"                        \
812 "program1=tftp part1-000000.bin; "                                      \
813         "protect off $part1base +$filesize; "                           \
814         "erase $part1base +$filesize; "                                 \
815         "cp.b $loadaddr $part1base $filesize; "                         \
816         "echo Verifying...; "                                           \
817         "cmp.b $loadaddr $part1base $filesize\0"                        \
818 "program2=tftp part2-000000.bin; "                                      \
819         "protect off $part2base +$filesize; "                           \
820         "erase $part2base +$filesize; "                                 \
821         "cp.b $loadaddr $part2base $filesize; "                         \
822         "echo Verifying...; "                                           \
823         "cmp.b $loadaddr $part2base $filesize\0"                        \
824 "ramboot=setenv bootargs root=/dev/ram ramdisk_size=$ramdisk_size ro"   \
825         "  console=$consoledev,$baudrate $othbootargs; "                \
826         "tftp $rootfsaddr $rootfsfile; "                                \
827         "tftp $loadaddr $kernelfile; "                                  \
828         "tftp $dtbaddr $dtbfile; "                                      \
829         "bootm $loadaddr $rootfsaddr $dtbaddr\0"                        \
830 "ramdisk_size=120000\0"                                                 \
831 "ramdiskfile=rootfs.ext2.gz.uboot\0"                                    \
832 "releasefpga=mw.l 0xffe0f000 0x00400000; mw.l 0xffe0f004 0x00000000; "  \
833         "mw.l 0xffe0f008 0x00400000\0"                                  \
834 "rootfsaddr=0x02F00000\0"                                               \
835 "rootfsfile=rootfs.ext2.gz.uboot\0"                                     \
836 "rootpath=/opt/nfsroot\0"                                               \
837 "spi__mbr=fatload mmc $mmcpart $loadaddr $mmbr; "                       \
838         "sf probe 0; sf erase 0 +$filesize; "                           \
839         "sf write $loadaddr 0 $filesize\0"                              \
840 "spi__boot=fatload mmc $mmcpart $loadaddr u-boot.bin; "                 \
841         "protect off 0xeC000000 +$filesize; "                           \
842         "erase 0xEC000000 +$filesize; "                                 \
843         "cp.b $loadaddr 0xEC000000 $filesize; "                         \
844         "cmp.b $loadaddr 0xEC000000 $filesize; "                        \
845         "protect on 0xeC000000 +$filesize\0"                            \
846 "tftpflash=tftpboot $loadaddr $uboot; "                                 \
847         "protect off " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
848         "erase " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; "  \
849         "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize; " \
850         "protect on " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " +$filesize; " \
851         "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE_NOR) " $filesize\0"\
852 "uboot= " __stringify(CONFIG_UBOOTPATH) "\0"                            \
853 "ubootfile=u-boot.bin\0"                                                \
854 "upgrade=run flashuboot\0"                                              \
855 "usb_phy_type=ulpi\0 "                                                  \
856 "boot_nfs= "                                                            \
857         "setenv bootargs root=/dev/nfs rw "                             \
858         "nfsroot=$serverip:$rootpath "                                  \
859         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
860         "console=$consoledev,$baudrate $othbootargs;"                   \
861         "tftp $loadaddr $bootfile;"                                     \
862         "tftp $fdtaddr $fdtfile;"                                       \
863         "bootm $loadaddr - $fdtaddr\0"                                  \
864 "boot_hd = "                                                            \
865         "setenv bootargs root=/dev/$bdev rw rootdelay=30 "              \
866         "console=$consoledev,$baudrate $othbootargs;"                   \
867         "usb start;"                                                    \
868         "ext2load usb 0:1 $loadaddr /boot/$bootfile;"                   \
869         "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;"                     \
870         "bootm $loadaddr - $fdtaddr\0"                                  \
871 "boot_usb_fat = "                                                       \
872         "setenv bootargs root=/dev/ram rw "                             \
873         "console=$consoledev,$baudrate $othbootargs "                   \
874         "ramdisk_size=$ramdisk_size;"                                   \
875         "usb start;"                                                    \
876         "fatload usb 0:2 $loadaddr $bootfile;"                          \
877         "fatload usb 0:2 $fdtaddr $fdtfile;"                            \
878         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"                    \
879         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
880 "boot_usb_ext2 = "                                                      \
881         "setenv bootargs root=/dev/ram rw "                             \
882         "console=$consoledev,$baudrate $othbootargs "                   \
883         "ramdisk_size=$ramdisk_size;"                                   \
884         "usb start;"                                                    \
885         "ext2load usb 0:4 $loadaddr $bootfile;"                         \
886         "ext2load usb 0:4 $fdtaddr $fdtfile;"                           \
887         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"                   \
888         "bootm $loadaddr $ramdiskaddr $fdtaddr\0 "                      \
889 "boot_nor = "                                                           \
890         "setenv bootargs root=/dev/$jffs2nor rw "                       \
891         "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;"  \
892         "bootm $norbootaddr - $norfdtaddr\0 "                           \
893 "boot_ram = "                                                           \
894         "setenv bootargs root=/dev/ram rw "                             \
895         "console=$consoledev,$baudrate $othbootargs "                   \
896         "ramdisk_size=$ramdisk_size;"                                   \
897         "tftp $ramdiskaddr $ramdiskfile;"                               \
898         "tftp $loadaddr $bootfile;"                                     \
899         "tftp $fdtaddr $fdtfile;"                                       \
900         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"
901
902 #endif
903 #endif
904
905 #endif /* __CONFIG_H */