]> git.sur5r.net Git - u-boot/blob - include/configs/ipam390.h
Merge tag 'xilinx-for-v2018.03' of git://git.denx.de/u-boot-microblaze
[u-boot] / include / configs / ipam390.h
1 /*
2  * (C) Heiko Schocher, DENX Software Engineering, hs@denx.de.
3  * Based on:
4  * U-Boot:include/configs/da850evm.h
5  *
6  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7  *
8  * Based on davinci_dvevm.h. Original Copyrights follow:
9  *
10  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
11  *
12  * SPDX-License-Identifier:     GPL-2.0+
13  */
14
15 #ifndef __CONFIG_H
16 #define __CONFIG_H
17
18 /*
19  * Board
20  */
21 #define CONFIG_DRIVER_TI_EMAC
22 #define CONFIG_BARIX_IPAM390
23
24 /*
25  * SoC Configuration
26  */
27 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
28 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
29 #define CONFIG_SYS_OSCIN_FREQ           24000000
30 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
31 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
32 #define CONFIG_SYS_TEXT_BASE            0xc1080000
33
34 /*
35  * Memory Info
36  */
37 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
38 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
39 #define PHYS_SDRAM_1_SIZE       (128 << 20) /* SDRAM size 128MB */
40 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
41
42 /* memtest start addr */
43 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
44
45 /* memtest will be run on 16MB */
46 #define CONFIG_SYS_MEMTEST_END  (CONFIG_SYS_MEMTEST_START + 16 * 1024 * 1024)
47
48 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
49
50 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (       \
51         DAVINCI_SYSCFG_SUSPSRC_TIMER0 |         \
52         DAVINCI_SYSCFG_SUSPSRC_UART2 |          \
53         DAVINCI_SYSCFG_SUSPSRC_UART0 |          \
54         DAVINCI_SYSCFG_SUSPSRC_EMAC)
55
56 /*
57  * PLL configuration
58  */
59
60 #define CONFIG_SYS_DA850_PLL0_PLLM     24
61 #define CONFIG_SYS_DA850_PLL1_PLLM     24
62
63 /*
64  * DDR2 memory configuration
65  */
66 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
67                                         DV_DDR_PHY_EXT_STRBEN | \
68                                         (0x2 << DV_DDR_PHY_RD_LATENCY_SHIFT))
69 #define CONFIG_SYS_DA850_DDR2_SDRCR     0x00000498
70
71 #define CONFIG_SYS_DA850_DDR2_SDBCR2    0x00000004
72 #define CONFIG_SYS_DA850_DDR2_PBBPR     0x00000020
73
74 #define CONFIG_SYS_DA850_DDR2_SDTIMR (          \
75         (13 << DV_DDR_SDTMR1_RFC_SHIFT) |       \
76         (2 << DV_DDR_SDTMR1_RP_SHIFT) |         \
77         (2 << DV_DDR_SDTMR1_RCD_SHIFT) |        \
78         (2 << DV_DDR_SDTMR1_WR_SHIFT) |         \
79         (5 << DV_DDR_SDTMR1_RAS_SHIFT) |        \
80         (8 << DV_DDR_SDTMR1_RC_SHIFT) |         \
81         (1 << DV_DDR_SDTMR1_RRD_SHIFT) |        \
82         (1 << DV_DDR_SDTMR1_WTR_SHIFT))
83
84 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (         \
85         (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) |     \
86         (2 << DV_DDR_SDTMR2_XP_SHIFT) |         \
87         (0 << DV_DDR_SDTMR2_ODT_SHIFT) |        \
88         (14 << DV_DDR_SDTMR2_XSNR_SHIFT) |      \
89         (0xc7 << DV_DDR_SDTMR2_XSRD_SHIFT) |    \
90         (1 << DV_DDR_SDTMR2_RTP_SHIFT) |        \
91         (2 << DV_DDR_SDTMR2_CKE_SHIFT))
92
93 #define CONFIG_SYS_DA850_DDR2_SDBCR (           \
94         (1 << DV_DDR_SDCR_DDR2EN_SHIFT) |       \
95         (1 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) |    \
96         (1 << DV_DDR_SDCR_DDREN_SHIFT) |        \
97         (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |      \
98         (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |    \
99         (2 << DV_DDR_SDCR_CL_SHIFT) |   \
100         (3 << DV_DDR_SDCR_IBANK_SHIFT) |        \
101         (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
102
103 #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \
104                                 DAVINCI_ABCR_WSTROBE(2) | \
105                                 DAVINCI_ABCR_WHOLD(0)   | \
106                                 DAVINCI_ABCR_RSETUP(1)  | \
107                                 DAVINCI_ABCR_RSTROBE(2) | \
108                                 DAVINCI_ABCR_RHOLD(1)   | \
109                                 DAVINCI_ABCR_TA(0)      | \
110                                 DAVINCI_ABCR_ASIZE_8BIT)
111
112 /*
113  * Serial Driver info
114  */
115 #define CONFIG_SYS_NS16550_SERIAL
116 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
117 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART0_BASE /* Base address of UART0 */
118 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
119 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
120
121 /*
122  * Flash & Environment
123  */
124 #define CONFIG_NAND_DAVINCI
125 #define CONFIG_ENV_OFFSET               0x0 /* Block 0--not used by bootcode */
126 #define CONFIG_ENV_SIZE                 (128 << 10)
127 #define CONFIG_SYS_NAND_USE_FLASH_BBT
128 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
129 #define CONFIG_SYS_NAND_PAGE_2K
130 #define CONFIG_SYS_NAND_CS              3
131 #define CONFIG_SYS_NAND_BASE            DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
132 #define CONFIG_SYS_NAND_MASK_CLE                0x10
133 #define CONFIG_SYS_NAND_MASK_ALE                0x8
134 #undef CONFIG_SYS_NAND_HW_ECC
135 #define CONFIG_SYS_MAX_NAND_DEVICE      1 /* Max number of NAND devices */
136 #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
137 #define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
138 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
139 #define CONFIG_SYS_NAND_PAGE_SIZE       (2 << 10)
140 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 << 10)
141 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x40000
142 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x120000
143 #define CONFIG_SYS_NAND_U_BOOT_DST      0xc1080000
144 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
145 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
146                                         CONFIG_SYS_NAND_U_BOOT_SIZE - \
147                                         CONFIG_SYS_MALLOC_LEN -       \
148                                         GENERATED_GBL_DATA_SIZE)
149 #define CONFIG_SYS_NAND_ECCPOS          {                               \
150                         6,   7,  8,  9, 10,     11, 12, 13, 14, 15,     \
151                         22, 23, 24, 25, 26,     27, 28, 29, 30, 31,     \
152                         38, 39, 40, 41, 42,     43, 44, 45, 46, 47,     \
153                         54, 55, 56, 57, 58,     59, 60, 61, 62, 63}
154 #define CONFIG_SYS_NAND_PAGE_COUNT      64
155 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   0
156 #define CONFIG_SYS_NAND_ECCSIZE         512
157 #define CONFIG_SYS_NAND_ECCBYTES        10
158 #define CONFIG_SYS_NAND_OOBSIZE         64
159 #define CONFIG_SPL_NAND_BASE
160 #define CONFIG_SPL_NAND_DRIVERS
161 #define CONFIG_SPL_NAND_ECC
162 #define CONFIG_SPL_NAND_LOAD
163
164 /*
165  * Network & Ethernet Configuration
166  */
167 #ifdef CONFIG_DRIVER_TI_EMAC
168 #define CONFIG_DRIVER_TI_EMAC_USE_RMII
169 #define CONFIG_BOOTP_DEFAULT
170 #define CONFIG_BOOTP_DNS
171 #define CONFIG_BOOTP_DNS2
172 #define CONFIG_BOOTP_SEND_HOSTNAME
173 #define CONFIG_NET_RETRY_COUNT  10
174 #endif
175
176 /*
177  * U-Boot general configuration
178  */
179 #define CONFIG_MISC_INIT_R
180 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
181 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
182 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
183 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
184 #define CONFIG_AUTO_COMPLETE
185 #define CONFIG_CMDLINE_EDITING
186 #define CONFIG_SYS_LONGHELP
187 #define CONFIG_MX_CYCLIC
188
189 /*
190  * Linux Information
191  */
192 #define LINUX_BOOT_PARAM_ADDR   (PHYS_SDRAM_1 + 0x100)
193 #define CONFIG_HWCONFIG         /* enable hwconfig */
194 #define CONFIG_CMDLINE_TAG
195 #define CONFIG_REVISION_TAG
196 #define CONFIG_SETUP_MEMORY_TAGS
197 #define CONFIG_EXTRA_ENV_SETTINGS \
198         "defbootargs=setenv bootargs mem=128M console=ttyS0,115200n8 " \
199                 "root=/dev/mtdblock5 rw noinitrd " \
200                 "rootfstype=jffs2 noinitrd\0" \
201         "hwconfig=dsp:wake=yes\0" \
202         "bootcmd=nboot kernel;run defbootargs addmtd;bootm 0xc0700000\0" \
203         "bootfile=uImage\0" \
204         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"      \
205         "mtddevname=uboot-env\0" \
206         "mtddevnum=0\0" \
207         "mtdids=" CONFIG_MTDIDS_DEFAULT "\0"                            \
208         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"                        \
209         "u-boot=/tftpboot/ipam390/u-boot.ais\0"                 \
210         "upd_uboot=tftp c0000000 ${u-boot};nand erase.part u-boot;" \
211                 "nand write c0000000 20000 ${filesize}\0"       \
212         "setbootparms=nand read c0100000 200000 400000;"        \
213                 "run defbootargs addmtd;"                       \
214                 "spl export atags c0100000;"                    \
215                 "nand erase.part bootparms;"                    \
216                 "nand write c0000100 180000 20000\0"            \
217         "\0"
218
219 #ifdef CONFIG_CMD_BDI
220 #define CONFIG_CLOCKS
221 #endif
222
223 #ifndef CONFIG_DRIVER_TI_EMAC
224 #endif
225
226 #define CONFIG_MTD_DEVICE
227 #define CONFIG_MTD_PARTITIONS
228
229 /* defines for SPL */
230 #define CONFIG_SPL_FRAMEWORK
231 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE - \
232                                                 CONFIG_SYS_MALLOC_LEN)
233 #define CONFIG_SYS_SPL_MALLOC_SIZE      CONFIG_SYS_MALLOC_LEN
234 #define CONFIG_SPL_STACK        0x8001ff00
235 #define CONFIG_SPL_TEXT_BASE    0x80000000
236 #define CONFIG_SPL_MAX_SIZE     0x20000
237 #define CONFIG_SPL_MAX_FOOTPRINT        32768
238
239 /* additions for new relocation code, must added to all boards */
240 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
241
242 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
243                                         GENERATED_GBL_DATA_SIZE)
244
245 /* add FALCON boot mode */
246 #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000
247 #define CONFIG_SYS_SPL_ARGS_ADDR        LINUX_BOOT_PARAM_ADDR
248
249 /* GPIO support */
250 #define CONFIG_DA8XX_GPIO
251 #define CONFIG_IPAM390_GPIO_BOOTMODE    ((16 * 7) + 14)
252
253 #define CONFIG_SHOW_BOOT_PROGRESS
254 #define CONFIG_IPAM390_GPIO_LED_RED     ((16 * 7) + 11)
255 #define CONFIG_IPAM390_GPIO_LED_GREEN   ((16 * 7) + 12)
256
257 #include <asm/arch/hardware.h>
258
259 #endif /* __CONFIG_H */