]> git.sur5r.net Git - u-boot/blob - include/configs/legoev3.h
SPDX: Convert all of our single license tags to Linux Kernel style
[u-boot] / include / configs / legoev3.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2016 David Lechner <david@lechnology.com>
4  *
5  * Based on da850evm.h
6  *
7  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
8  *
9  * Based on davinci_dvevm.h. Original Copyrights follow:
10  *
11  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
12  */
13
14 #ifndef __CONFIG_H
15 #define __CONFIG_H
16
17 /*
18  * SoC Configuration
19  */
20 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
21 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
22 #define CONFIG_SYS_OSCIN_FREQ           24000000
23 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
24 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
25
26 /*
27  * Memory Info
28  */
29 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
30 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
31 #define PHYS_SDRAM_1_SIZE       (64 << 20) /* SDRAM size 64MB */
32 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
33
34 /* memtest start addr */
35 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
36
37 /* memtest will be run on 16MB */
38 #define CONFIG_SYS_MEMTEST_END  (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
39
40 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
41
42 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (       \
43         DAVINCI_SYSCFG_SUSPSRC_TIMER0 |         \
44         DAVINCI_SYSCFG_SUSPSRC_SPI0 |           \
45         DAVINCI_SYSCFG_SUSPSRC_UART1 |          \
46         DAVINCI_SYSCFG_SUSPSRC_EMAC |           \
47         DAVINCI_SYSCFG_SUSPSRC_I2C)
48
49 /*
50  * PLL configuration
51  */
52
53 #define CONFIG_SYS_DA850_PLL0_PLLM     24
54 #define CONFIG_SYS_DA850_PLL1_PLLM     21
55
56 /*
57  * DDR2 memory configuration
58  */
59 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
60                                         DV_DDR_PHY_EXT_STRBEN | \
61                                         (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
62
63 #define CONFIG_SYS_DA850_DDR2_SDBCR (           \
64         (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) |     \
65         (1 << DV_DDR_SDCR_DDREN_SHIFT) |        \
66         (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) |      \
67         (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) |    \
68         (0x3 << DV_DDR_SDCR_CL_SHIFT) |         \
69         (0x2 << DV_DDR_SDCR_IBANK_SHIFT) |      \
70         (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
71
72 /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
73 #define CONFIG_SYS_DA850_DDR2_SDBCR2 0
74
75 #define CONFIG_SYS_DA850_DDR2_SDTIMR (          \
76         (14 << DV_DDR_SDTMR1_RFC_SHIFT) |       \
77         (2 << DV_DDR_SDTMR1_RP_SHIFT) |         \
78         (2 << DV_DDR_SDTMR1_RCD_SHIFT) |        \
79         (1 << DV_DDR_SDTMR1_WR_SHIFT) |         \
80         (5 << DV_DDR_SDTMR1_RAS_SHIFT) |        \
81         (8 << DV_DDR_SDTMR1_RC_SHIFT) |         \
82         (1 << DV_DDR_SDTMR1_RRD_SHIFT) |        \
83         (0 << DV_DDR_SDTMR1_WTR_SHIFT))
84
85 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (         \
86         (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) |     \
87         (0 << DV_DDR_SDTMR2_XP_SHIFT) |         \
88         (0 << DV_DDR_SDTMR2_ODT_SHIFT) |        \
89         (17 << DV_DDR_SDTMR2_XSNR_SHIFT) |      \
90         (199 << DV_DDR_SDTMR2_XSRD_SHIFT) |     \
91         (0 << DV_DDR_SDTMR2_RTP_SHIFT) |        \
92         (0 << DV_DDR_SDTMR2_CKE_SHIFT))
93
94 #define CONFIG_SYS_DA850_DDR2_SDRCR    0x00000494
95 #define CONFIG_SYS_DA850_DDR2_PBBPR    0x30
96
97 /*
98  * Serial Driver info
99  */
100 #define CONFIG_SYS_NS16550_SERIAL
101 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
102 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART1_BASE /* Base address of UART1 */
103 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
104
105 #define CONFIG_SYS_SPI_BASE             DAVINCI_SPI0_BASE
106 #define CONFIG_SYS_SPI_CLK              clk_get(DAVINCI_SPI0_CLKID)
107 #define CONFIG_SF_DEFAULT_SPEED         50000000
108 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
109
110 /*
111  * I2C Configuration
112  */
113 #define CONFIG_SYS_I2C
114 #define CONFIG_SYS_I2C_DAVINCI
115 #define CONFIG_SYS_DAVINCI_I2C_SPEED            400000
116 #define CONFIG_SYS_DAVINCI_I2C_SLAVE   10 /* Bogus, master-only in U-Boot */
117
118 /*
119  * U-Boot general configuration
120  */
121 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
122 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
123 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
124 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
125 #define CONFIG_MX_CYCLIC
126
127 /*
128  * Linux Information
129  */
130 #define LINUX_BOOT_PARAM_ADDR   (PHYS_SDRAM_1 + 0x100)
131 #define CONFIG_HWCONFIG         /* enable hwconfig */
132 #define CONFIG_CMDLINE_TAG
133 #define CONFIG_REVISION_TAG
134 #define CONFIG_SERIAL_TAG
135 #define CONFIG_SETUP_MEMORY_TAGS
136 #define CONFIG_SETUP_INITRD_TAG
137 #define CONFIG_BOOTCOMMAND \
138         "if mmc rescan; then " \
139                 "if run loadbootscr; then " \
140                         "run bootscript; " \
141                 "else " \
142                         "if run loadimage; then " \
143                                 "run mmcargs; " \
144                                 "run mmcboot; " \
145                         "else " \
146                                 "run flashargs; " \
147                                 "run flashboot; " \
148                         "fi; " \
149                 "fi; " \
150         "else " \
151                 "run flashargs; " \
152                 "run flashboot; " \
153         "fi"
154 #define CONFIG_EXTRA_ENV_SETTINGS \
155         "hostname=EV3\0" \
156         "memsize=64M\0" \
157         "filesyssize=10M\0" \
158         "verify=n\0" \
159         "console=ttyS1,115200n8\0" \
160         "bootscraddr=0xC0600000\0" \
161         "loadaddr=0xC0007FC0\0" \
162         "filesysaddr=0xC1180000\0" \
163         "fwupdateboot=mw 0xFFFF1FFC 0x5555AAAA; reset\0" \
164         "mmcargs=setenv bootargs mem=${memsize} console=${console} root=/dev/mmcblk0p2 rw rootwait lpj=747520\0" \
165         "mmcboot=bootm ${loadaddr}\0" \
166         "flashargs=setenv bootargs mem=${memsize} initrd=${filesysaddr},${filesyssize} root=/dev/ram0 rw rootfstype=squashfs console=${console} lpj=747520\0" \
167         "flashboot=sf probe 0; sf read ${loadaddr} 0x50000 0x300000; sf read ${filesysaddr} 0x350000 0x960000; bootm ${loadaddr}\0" \
168         "loadimage=fatload mmc 0 ${loadaddr} uImage\0" \
169         "loadbootscr=fatload mmc 0 ${bootscraddr} boot.scr\0" \
170         "bootscript=source ${bootscraddr}\0" \
171
172 #ifdef CONFIG_CMD_BDI
173 #define CONFIG_CLOCKS
174 #endif
175
176 #define CONFIG_ENV_SIZE         (16 << 10)
177
178 /* additions for new relocation code, must added to all boards */
179 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
180
181 #define CONFIG_SYS_INIT_SP_ADDR         0x80010000
182
183 #include <asm/arch/hardware.h>
184
185 #endif /* __CONFIG_H */