]> git.sur5r.net Git - u-boot/blob - include/configs/s32v234evb.h
Convert CONFIG_BOOTP_BOOTPATH et al to Kconfig
[u-boot] / include / configs / s32v234evb.h
1 /*
2  * (C) Copyright 2015-2016 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  *
6  * Configuration settings for the Freescale S32V234 EVB board.
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #ifndef CONFIG_SPL_BUILD
13 #include <config_distro_defaults.h>
14 #endif
15
16 #include <asm/arch/imx-regs.h>
17
18 #define CONFIG_S32V234
19 #define CONFIG_DM
20
21 /* Config GIC */
22 #define CONFIG_GICV2
23 #define GICD_BASE 0x7D001000
24 #define GICC_BASE 0x7D002000
25
26 #define CONFIG_REMAKE_ELF
27 #undef CONFIG_RUN_FROM_IRAM_ONLY
28
29 #define CONFIG_RUN_FROM_DDR1
30 #undef CONFIG_RUN_FROM_DDR0
31
32 /* Run by default from DDR1  */
33 #ifdef CONFIG_RUN_FROM_DDR0
34 #define DDR_BASE_ADDR           0x80000000
35 #else
36 #define DDR_BASE_ADDR           0xC0000000
37 #endif
38
39 #define CONFIG_MACH_TYPE                4146
40
41 #define CONFIG_SKIP_LOWLEVEL_INIT
42
43 /* Config CACHE */
44 #define CONFIG_CMD_CACHE
45
46 #define CONFIG_SYS_FULL_VA
47
48 /* Enable passing of ATAGs */
49 #define CONFIG_CMDLINE_TAG
50
51 /* SMP Spin Table Definitions */
52 #define CPU_RELEASE_ADDR                (CONFIG_SYS_SDRAM_BASE + 0x7fff0)
53
54 /* Generic Timer Definitions */
55 #define COUNTER_FREQUENCY               (1000000000)    /* 1000MHz */
56 #define CONFIG_SYS_FSL_ERRATUM_A008585
57
58 /* Size of malloc() pool */
59 #ifdef CONFIG_RUN_FROM_IRAM_ONLY
60 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 1 * 1024 * 1024)
61 #else
62 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 2 * 1024 * 1024)
63 #endif
64
65 #define CONFIG_DM_SERIAL
66 #define CONFIG_FSL_LINFLEXUART
67 #define LINFLEXUART_BASE                LINFLEXD0_BASE_ADDR
68
69 #define CONFIG_DEBUG_UART_LINFLEXUART
70 #define CONFIG_DEBUG_UART_BASE          LINFLEXUART_BASE
71
72 /* Allow to overwrite serial and ethaddr */
73 #define CONFIG_ENV_OVERWRITE
74 #define CONFIG_SYS_UART_PORT            (1)
75
76 #define CONFIG_FSL_ESDHC
77 #define CONFIG_FSL_USDHC
78 #define CONFIG_SYS_FSL_ESDHC_ADDR       USDHC_BASE_ADDR
79 #define CONFIG_SYS_FSL_ESDHC_NUM        1
80
81 #define CONFIG_CMD_MMC
82 /* #define CONFIG_CMD_EXT2 EXT2 Support */
83
84 #if 0
85
86 /* Ethernet config */
87 #define CONFIG_CMD_MII
88 #define CONFIG_FEC_MXC
89 #define CONFIG_MII
90 #define IMX_FEC_BASE            ENET_BASE_ADDR
91 #define CONFIG_FEC_XCV_TYPE     RMII
92 #define CONFIG_FEC_MXC_PHYADDR  0
93 #endif
94
95 #if 0                           /* Disable until the FLASH will be implemented */
96 #define CONFIG_SYS_USE_NAND
97 #endif
98
99 #ifdef CONFIG_SYS_USE_NAND
100 /* Nand Flash Configs */
101 #define CONFIG_JFFS2_NAND
102 #define MTD_NAND_FSL_NFC_SWECC 1
103 #define CONFIG_NAND_FSL_NFC
104 #define CONFIG_SYS_NAND_BASE            0x400E0000
105 #define CONFIG_SYS_MAX_NAND_DEVICE      1
106 #define NAND_MAX_CHIPS                  CONFIG_SYS_MAX_NAND_DEVICE
107 #define CONFIG_SYS_NAND_SELECT_DEVICE
108 #define CONFIG_SYS_64BIT_VSPRINTF       /* needed for nand_util.c */
109 #endif
110
111 #define CONFIG_LOADADDR                 0xC307FFC0
112
113 #define CONFIG_EXTRA_ENV_SETTINGS \
114         "boot_scripts=boot.scr.uimg boot.scr\0" \
115         "scriptaddr=" __stringify(CONFIG_LOADADDR) "\0" \
116         "console=ttyLF0,115200\0" \
117         "fdt_file=s32v234-evb.dtb\0" \
118         "fdt_high=0xffffffff\0" \
119         "initrd_high=0xffffffff\0" \
120         "fdt_addr_r=0xC2000000\0" \
121         "kernel_addr_r=0xC307FFC0\0" \
122         "ramdisk_addr_r=0xC4000000\0" \
123         "ramdisk=rootfs.uimg\0"\
124         "ip_dyn=yes\0" \
125         "mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
126         "update_sd_firmware_filename=u-boot.imx\0" \
127         "update_sd_firmware=" \
128                 "if test ${ip_dyn} = yes; then " \
129                         "setenv get_cmd dhcp; " \
130                 "else " \
131                         "setenv get_cmd tftp; " \
132                 "fi; " \
133                 "if mmc dev ${mmcdev}; then "   \
134                         "if ${get_cmd} ${update_sd_firmware_filename}; then " \
135                                 "setexpr fw_sz ${filesize} / 0x200; " \
136                                 "setexpr fw_sz ${fw_sz} + 1; "  \
137                                 "mmc write ${loadaddr} 0x2 ${fw_sz}; " \
138                         "fi; "  \
139                 "fi\0" \
140         "loadramdisk=fatload mmc ${mmcdev}:${mmcpart} ${ramdisk_addr} ${ramdisk}\0" \
141         "jtagboot=echo Booting using jtag...; " \
142                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
143         "jtagsdboot=echo Booting loading Linux with ramdisk from SD...; " \
144                 "run loaduimage; run loadramdisk; run loadfdt;"\
145                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
146         "boot_net_usb_start=true\0" \
147         BOOTENV
148
149 #define BOOT_TARGET_DEVICES(func) \
150         func(MMC, mmc, 1) \
151         func(MMC, mmc, 0) \
152         func(DHCP, dhcp, na)
153
154 #define CONFIG_BOOTCOMMAND \
155         "run distro_bootcmd"
156
157 #include <config_distro_bootcmd.h>
158
159 /* Miscellaneous configurable options */
160 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
161 #define CONFIG_SYS_PROMPT               "=> "
162
163 #define CONFIG_CMD_MEMTEST
164 #define CONFIG_SYS_MEMTEST_START        (DDR_BASE_ADDR)
165 #define CONFIG_SYS_MEMTEST_END          (DDR_BASE_ADDR + 0x7C00000)
166
167 #define CONFIG_SYS_LOAD_ADDR            CONFIG_LOADADDR
168 #define CONFIG_SYS_HZ                           1000
169
170 #ifdef CONFIG_RUN_FROM_IRAM_ONLY
171 #define CONFIG_SYS_MALLOC_BASE          (DDR_BASE_ADDR)
172 #endif
173
174 #if 0
175 /* Configure PXE */
176 #define CONFIG_BOOTP_PXE_CLIENTARCH     0x100
177 #endif
178
179 /* Physical memory map */
180 /* EVB board has 2x256 MB DDR chips, DDR0 and DDR1, u-boot is using just one */
181 #define CONFIG_NR_DRAM_BANKS            1
182 #define PHYS_SDRAM                      (DDR_BASE_ADDR)
183 #define PHYS_SDRAM_SIZE                 (256 * 1024 * 1024)
184
185 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM
186 #define CONFIG_SYS_INIT_RAM_ADDR        IRAM_BASE_ADDR
187 #define CONFIG_SYS_INIT_RAM_SIZE        IRAM_SIZE
188
189 #define CONFIG_SYS_INIT_SP_OFFSET \
190         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
191 #define CONFIG_SYS_INIT_SP_ADDR \
192         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
193
194 /* environment organization */
195 #define CONFIG_ENV_SIZE                 (8 * 1024)
196
197 #define CONFIG_ENV_OFFSET               (12 * 64 * 1024)
198 #define CONFIG_SYS_MMC_ENV_DEV          0
199
200
201 #define CONFIG_BOOTP_BOOTFILESIZE
202
203 #endif